Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright 2021 NXP */ #include <config.h> #include <linux/errno.h> #include <asm/io.h> #include <asm/types.h> #include <asm/arch/imx-regs.h> #include <asm/arch/sys_proto.h> #include <asm/mach-imx/mu_hal.h> #include <asm/mach-imx/ele_api.h> #include <asm/arch/rdc.h> #include <div64.h> #define XRDC_ADDR 0x292f0000 #define MRC_OFFSET 0x2000 #define MRC_STEP 0x200 #define SP(X) ((X) << 9) #define SU(X) ((X) << 6) #define NP(X) ((X) << 3) #define NU(X) ((X) << 0) #define RWX 7 #define RW 6 #define R 4 #define X 1 #define D7SEL_CODE (SP(RW) | SU(RW) | NP(RWX) | NU(RWX)) #define D6SEL_CODE (SP(RW) | SU(RW) | NP(RWX)) #define D5SEL_CODE (SP(RW) | SU(RWX)) #define D4SEL_CODE SP(RWX) #define D3SEL_CODE (SP(X) | SU(X) | NP(X) | NU(X)) #define D0SEL_CODE 0 #define D7SEL_DAT (SP(RW) | SU(RW) | NP(RW) | NU(RW)) #define D6SEL_DAT (SP(RW) | SU(RW) | NP(RW)) #define D5SEL_DAT (SP(RW) | SU(RW) | NP(R) | NU(R)) #define D4SEL_DAT (SP(RW) | SU(RW)) #define D3SEL_DAT SP(RW) struct mbc_mem_dom { u32 mem_glbcfg[4]; u32 nse_blk_index; u32 nse_blk_set; u32 nse_blk_clr; u32 nsr_blk_clr_all; u32 memn_glbac[8]; /* The upper only existed in the beginning of each MBC */ u32 mem0_blk_cfg_w[64]; u32 mem0_blk_nse_w[16]; u32 mem1_blk_cfg_w[8]; u32 mem1_blk_nse_w[2]; u32 mem2_blk_cfg_w[8]; u32 mem2_blk_nse_w[2]; u32 mem3_blk_cfg_w[8]; u32 mem3_blk_nse_w[2];/*0x1F0, 0x1F4 */ u32 reserved[2]; }; struct mrc_rgn_dom { u32 mrc_glbcfg[4]; u32 nse_rgn_indirect; u32 nse_rgn_set; u32 nse_rgn_clr; u32 nse_rgn_clr_all; u32 memn_glbac[8]; /* The upper only existed in the beginning of each MRC */ u32 rgn_desc_words[8][2]; /* 8 regions, 2 words per region */ u32 reserved[16]; u32 rgn_nse; u32 reserved2[15]; }; struct trdc { u8 res0[0x1000]; struct mbc_mem_dom mem_dom[4][8]; struct mrc_rgn_dom mrc_dom[2][8]; }; union dxsel_perm { struct { u8 dx; u8 perm; }; u32 dom_perm; }; int xrdc_config_mrc_dx_perm(u32 mrc_con, u32 region, u32 dom, u32 dxsel) { ulong w2_addr; u32 val = 0; w2_addr = XRDC_ADDR + MRC_OFFSET + mrc_con * 0x200 + region * 0x20 + 0x8; val = (readl(w2_addr) & (~(7 << (3 * dom)))) | (dxsel << (3 * dom)); writel(val, w2_addr); return 0; } int xrdc_config_mrc_w0_w1(u32 mrc_con, u32 region, u32 w0, u32 size) { ulong w0_addr, w1_addr; w0_addr = XRDC_ADDR + MRC_OFFSET + mrc_con * 0x200 + region * 0x20; w1_addr = w0_addr + 4; if ((size % 32) != 0) return -EINVAL; writel(w0 & ~0x1f, w0_addr); writel(w0 + size - 1, w1_addr); return 0; } int xrdc_config_mrc_w3_w4(u32 mrc_con, u32 region, u32 w3, u32 w4) { ulong w3_addr = XRDC_ADDR + MRC_OFFSET + mrc_con * 0x200 + region * 0x20 + 0xC; ulong w4_addr = w3_addr + 4; writel(w3, w3_addr); writel(w4, w4_addr); return 0; } int xrdc_config_pdac_openacc(u32 bridge, u32 index) { ulong w0_addr; u32 val; switch (bridge) { case 3: w0_addr = XRDC_ADDR + 0x1000 + 0x8 * index; break; case 4: w0_addr = XRDC_ADDR + 0x1400 + 0x8 * index; break; case 5: w0_addr = XRDC_ADDR + 0x1800 + 0x8 * index; break; default: return -EINVAL; } writel(0xffffff, w0_addr); val = readl(w0_addr + 4); writel(val | BIT(31), w0_addr + 4); return 0; } int xrdc_config_pdac(u32 bridge, u32 index, u32 dom, u32 perm) { ulong w0_addr; u32 val; switch (bridge) { case 3: w0_addr = XRDC_ADDR + 0x1000 + 0x8 * index; break; case 4: w0_addr = XRDC_ADDR + 0x1400 + 0x8 * index; break; case 5: w0_addr = XRDC_ADDR + 0x1800 + 0x8 * index; break; default: return -EINVAL; } val = readl(w0_addr); writel((val & ~(0x7 << (dom * 3))) | (perm << (dom * 3)), w0_addr); val = readl(w0_addr + 4); writel(val | BIT(31), w0_addr + 4); return 0; } int xrdc_config_msc(u32 msc, u32 index, u32 dom, u32 perm) { ulong w0_addr; u32 val; if (msc > 2) return -EINVAL; w0_addr = XRDC_ADDR + 0x4000 + 0x400 * msc + 0x8 * index; val = readl(w0_addr); writel((val & ~(0x7 << (dom * 3))) | (perm << (dom * 3)), w0_addr); val = readl(w0_addr + 4); writel(val | BIT(31), w0_addr + 4); return 0; } int release_rdc(enum rdc_type type) { ulong s_mu_base = 0x27020000UL; struct ele_msg msg; int ret; u32 rdc_id = (type == RDC_XRDC) ? 0x78 : 0x74; msg.version = ELE_VERSION; msg.tag = ELE_CMD_TAG; msg.size = 2; msg.command = ELE_RELEASE_RDC_REQ; msg.data[0] = (rdc_id << 8) | 0x2; /* A35 XRDC */ mu_hal_init(s_mu_base); mu_hal_sendmsg(s_mu_base, 0, *((u32 *)&msg)); mu_hal_sendmsg(s_mu_base, 1, msg.data[0]); ret = mu_hal_receivemsg(s_mu_base, 0, (u32 *)&msg); if (!ret) { ret = mu_hal_receivemsg(s_mu_base, 1, &msg.data[0]); if (!ret) { if ((msg.data[0] & 0xff) == 0xd6) return 0; } return -EIO; } return ret; } void xrdc_mrc_region_set_access(int mrc_index, u32 addr, u32 access) { ulong xrdc_base = 0x292f0000, off; u32 mrgd[5]; u8 mrcfg, j, region_num; u8 dsel; mrcfg = readb(xrdc_base + 0x140 + mrc_index); region_num = mrcfg & 0x1f; for (j = 0; j < region_num; j++) { off = 0x2000 + mrc_index * 0x200 + j * 0x20; mrgd[0] = readl(xrdc_base + off); mrgd[1] = readl(xrdc_base + off + 4); mrgd[2] = readl(xrdc_base + off + 8); mrgd[3] = readl(xrdc_base + off + 0xc); mrgd[4] = readl(xrdc_base + off + 0x10); debug("MRC [%u][%u]\n", mrc_index, j); debug("0x%x, 0x%x, 0x%x, 0x%x, 0x%x\n", mrgd[0], mrgd[1], mrgd[2], mrgd[3], mrgd[4]); /* hit */ if (addr >= mrgd[0] && addr <= mrgd[1]) { /* find domain 7 DSEL */ dsel = (mrgd[2] >> 21) & 0x7; if (dsel == 1) { mrgd[4] &= ~0xFFF; mrgd[4] |= (access & 0xFFF); } else if (dsel == 2) { mrgd[4] &= ~0xFFF0000; mrgd[4] |= ((access & 0xFFF) << 16); } /* not handle other cases, since ELE only set ACCESS1 and 2 */ writel(mrgd[4], xrdc_base + off + 0x10); return; } } } void xrdc_init_mda(void) { ulong xrdc_base = XRDC_ADDR, off; u32 i = 0; /* Set MDA3-5 for PXP, ENET, CAAM to DID 1*/ for (i = 3; i <= 5; i++) { off = 0x800 + i * 0x20; writel(0x200000A1, xrdc_base + off); writel(0xA00000A1, xrdc_base + off); } /* Set MDA10 -15 to DID 3 for video */ for (i = 10; i <= 15; i++) { off = 0x800 + i * 0x20; writel(0x200000A3, xrdc_base + off); writel(0xA00000A3, xrdc_base + off); } } void xrdc_init_mrc(void) { /* Re-config MRC3 for SRAM0 in case protected by ELE */ xrdc_config_mrc_w0_w1(3, 0, 0x22010000, 0x10000); xrdc_config_mrc_dx_perm(3, 0, 0, 1); xrdc_config_mrc_dx_perm(3, 0, 1, 1); xrdc_config_mrc_dx_perm(3, 0, 4, 1); xrdc_config_mrc_dx_perm(3, 0, 5, 1); xrdc_config_mrc_dx_perm(3, 0, 6, 1); xrdc_config_mrc_dx_perm(3, 0, 7, 1); xrdc_config_mrc_w3_w4(3, 0, 0x0, 0x80000FFF); /* Clear other 3 regions of MRC3 to invalid */ xrdc_config_mrc_w3_w4(3, 1, 0x0, 0x0); xrdc_config_mrc_w3_w4(3, 2, 0x0, 0x0); xrdc_config_mrc_w3_w4(3, 3, 0x0, 0x0); /* Set MRC4 and MRC5 for DDR access from A35 and AP NIC PER masters */ xrdc_config_mrc_w0_w1(4, 0, CFG_SYS_SDRAM_BASE, PHYS_SDRAM_SIZE); xrdc_config_mrc_dx_perm(4, 0, 1, 1); xrdc_config_mrc_dx_perm(4, 0, 7, 1); xrdc_config_mrc_w3_w4(4, 0, 0x0, 0x80000FFF); xrdc_config_mrc_w0_w1(5, 0, CFG_SYS_SDRAM_BASE, PHYS_SDRAM_SIZE); xrdc_config_mrc_dx_perm(5, 0, 1, 1); xrdc_config_mrc_w3_w4(5, 0, 0x0, 0x80000FFF); /* Set MRC6 for DDR access from ELE */ xrdc_config_mrc_w0_w1(6, 0, CFG_SYS_SDRAM_BASE, PHYS_SDRAM_SIZE); xrdc_config_mrc_dx_perm(6, 0, 4, 1); xrdc_config_mrc_w3_w4(6, 0, 0x0, 0x80000FFF); /* The MRC8 is for SRAM1 */ xrdc_config_mrc_w0_w1(8, 0, 0x21000000, 0x10000); /* Allow for all domains: So domain 2/3 (HIFI DSP/LPAV) is ok to access */ xrdc_config_mrc_dx_perm(8, 0, 0, 1); xrdc_config_mrc_dx_perm(8, 0, 1, 1); xrdc_config_mrc_dx_perm(8, 0, 2, 1); xrdc_config_mrc_dx_perm(8, 0, 3, 1); xrdc_config_mrc_dx_perm(8, 0, 4, 1); xrdc_config_mrc_dx_perm(8, 0, 5, 1); xrdc_config_mrc_dx_perm(8, 0, 6, 1); xrdc_config_mrc_dx_perm(8, 0, 7, 1); xrdc_config_mrc_w3_w4(8, 0, 0x0, 0x80000FFF); /* The MRC6 is for video modules to ddr */ xrdc_config_mrc_w0_w1(6, 0, 0x80000000, 0x80000000); xrdc_config_mrc_dx_perm(6, 0, 3, 1); /* allow for domain 3 video */ xrdc_config_mrc_w3_w4(6, 0, 0x0, 0x80000FFF); } void xrdc_init_pdac_msc(void) { /* Init LPAV PDAC and MSC for DDR init */ xrdc_config_pdac(5, 36, 6, 0x7); /* CMC2*/ xrdc_config_pdac(5, 36, 7, 0x7); xrdc_config_pdac(5, 37, 6, 0x7); /* SIM2 */ xrdc_config_pdac(5, 37, 7, 0x7); xrdc_config_pdac(5, 38, 6, 0x7); /* CGC2 */ xrdc_config_pdac(5, 38, 7, 0x7); xrdc_config_pdac(5, 39, 6, 0x7); /* PCC5 */ xrdc_config_pdac(5, 39, 7, 0x7); xrdc_config_msc(0, 0, 6, 0x7); /* GPIOE */ xrdc_config_msc(0, 0, 7, 0x7); xrdc_config_msc(0, 1, 6, 0x7); /* GPIOF */ xrdc_config_msc(0, 1, 7, 0x7); xrdc_config_msc(1, 0, 6, 0x7); /* GPIOD */ xrdc_config_msc(1, 0, 7, 0x7); xrdc_config_msc(2, 6, 6, 0x7); /* DDR controller */ xrdc_config_msc(2, 6, 7, 0x7); } int trdc_mbc_set_access(u32 mbc_x, u32 dom_x, u32 mem_x, u32 blk_x, bool sec_access) { struct trdc *trdc_base = (struct trdc *)0x28031000U; struct mbc_mem_dom *mbc_dom; u32 *cfg_w, *nse_w; u32 index, offset, val; mbc_dom = &trdc_base->mem_dom[mbc_x][dom_x]; switch (mem_x) { case 0: cfg_w = &mbc_dom->mem0_blk_cfg_w[blk_x / 8]; nse_w = &mbc_dom->mem0_blk_nse_w[blk_x / 32]; break; case 1: cfg_w = &mbc_dom->mem1_blk_cfg_w[blk_x / 8]; nse_w = &mbc_dom->mem1_blk_nse_w[blk_x / 32]; break; case 2: cfg_w = &mbc_dom->mem2_blk_cfg_w[blk_x / 8]; nse_w = &mbc_dom->mem2_blk_nse_w[blk_x / 32]; break; case 3: cfg_w = &mbc_dom->mem3_blk_cfg_w[blk_x / 8]; nse_w = &mbc_dom->mem3_blk_nse_w[blk_x / 32]; break; default: return -EINVAL; }; index = blk_x % 8; offset = index * 4; val = readl((void __iomem *)cfg_w); val &= ~(0xFU << offset); /* MBC0-3 * Global 0, 0x7777 secure pri/user read/write/execute, ELE has already set it. * So select MBC0_MEMN_GLBAC0 */ if (sec_access) { val |= (0x0 << offset); writel(val, (void __iomem *)cfg_w); } else { val |= (0x8 << offset); /* nse bit set */ writel(val, (void __iomem *)cfg_w); } return 0; } int trdc_mrc_region_set_access(u32 mrc_x, u32 dom_x, u32 addr_start, u32 addr_end, bool sec_access) { struct trdc *trdc_base = (struct trdc *)0x28031000U; struct mrc_rgn_dom *mrc_dom; u32 *desc_w; u32 start, end; u32 i, free = 8; bool vld, hit = false; mrc_dom = &trdc_base->mrc_dom[mrc_x][dom_x]; for (i = 0; i < 8; i++) { desc_w = &mrc_dom->rgn_desc_words[i][0]; start = readl((void __iomem *)desc_w) & 0xfff; end = readl((void __iomem *)(desc_w + 1)); vld = end & 0x1; end = end & 0xfff; if (start == 0 && end == 0 && !vld && free >= 8) free = i; /* Check all the region descriptors, even overlap */ if (addr_start >= end || addr_end <= start || !vld) continue; /* MRC0,1 * Global 0, 0x7777 secure pri/user read/write/execute, ELE has already set it. * So select MRCx_MEMN_GLBAC0 */ if (sec_access) { writel(start, (void __iomem *)desc_w); writel(end | 0x1, (void __iomem *)(desc_w + 1)); } else { writel(start, (void __iomem *)desc_w); writel((end | 0x1 | 0x10), (void __iomem *)(desc_w + 1)); } if (addr_start >= start && addr_end <= end) hit = true; } if (!hit) { if (free >= 8) return -EFAULT; desc_w = &mrc_dom->rgn_desc_words[free][0]; addr_start &= ~0xfff; addr_end &= ~0xfff; if (sec_access) { writel(addr_start, (void __iomem *)desc_w); writel(addr_end | 0x1, (void __iomem *)(desc_w + 1)); } else { writel(addr_start, (void __iomem *)desc_w); writel((addr_end | 0x1 | 0x10), (void __iomem *)(desc_w + 1)); } } return 0; } |