Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2016 Freescale Semiconductor, Inc. */ #include <log.h> #include <asm/arch/imx-regs.h> #include <asm/io.h> #include <asm/mach-imx/sys_proto.h> #include <command.h> #include <elf.h> #include <imx_sip.h> #include <vsprintf.h> #include <linux/arm-smccc.h> #include <linux/compiler.h> #include <linux/errno.h> #include <linux/string.h> #include <cpu_func.h> #ifndef CONFIG_IMX8 /* Just to avoid build error */ #if IS_ENABLED(CONFIG_IMX8M) #define SRC_M4C_NON_SCLR_RST_MASK BIT(0) #define SRC_M4_ENABLE_MASK BIT(0) #define SRC_M4_REG_OFFSET 0 #endif __weak const struct rproc_att *imx_bootaux_get_hostmap(void) { return NULL; } static const struct rproc_att *get_host_mapping(unsigned long auxcore) { const struct rproc_att *mmap = imx_bootaux_get_hostmap(); while (mmap && mmap->size) { if (mmap->da <= auxcore && mmap->da + mmap->size > auxcore) return mmap; mmap++; } return NULL; } /* * A very simple elf loader for the auxilary core, assumes the image * is valid, returns the entry point address. * Translates load addresses in the elf file to the U-Boot address space. */ static u32 load_elf_image_m_core_phdr(unsigned long addr, u32 *stack) { Elf32_Ehdr *ehdr; /* ELF header structure pointer */ Elf32_Phdr *phdr; /* Program header structure pointer */ int num = 0; int i; ehdr = (Elf32_Ehdr *)addr; phdr = (Elf32_Phdr *)(addr + ehdr->e_phoff); /* Load each program header */ for (i = 0; i < ehdr->e_phnum; ++i, ++phdr) { const struct rproc_att *mmap = get_host_mapping(phdr->p_paddr); void *dst, *src; if (phdr->p_type != PT_LOAD) continue; if (!mmap) { printf("Invalid aux core address: %08x\n", phdr->p_paddr); return 0; } dst = (void *)(ulong)(phdr->p_paddr - mmap->da) + mmap->sa; src = (void *)addr + phdr->p_offset; debug("Loading phdr %i to 0x%p (%i bytes)\n", i, dst, phdr->p_filesz); if (phdr->p_filesz) { memcpy(dst, src, phdr->p_filesz); /* Stack in __isr_vector is the first section/word */ if (!num) *stack = *(uint32_t *)src; num++; } if (phdr->p_filesz != phdr->p_memsz) memset(dst + phdr->p_filesz, 0x00, phdr->p_memsz - phdr->p_filesz); flush_cache((unsigned long)dst & ~(CONFIG_SYS_CACHELINE_SIZE - 1), ALIGN(phdr->p_filesz, CONFIG_SYS_CACHELINE_SIZE)); } return ehdr->e_entry; } int arch_auxiliary_core_up(u32 core_id, ulong addr) { u32 stack, pc; if (!addr) return -EINVAL; /* * handling ELF64 binaries * isn't supported yet. */ if (valid_elf_image(addr)) { pc = load_elf_image_m_core_phdr(addr, &stack); if (!pc) return CMD_RET_FAILURE; if (!IS_ENABLED(CONFIG_ARM64)) stack = 0x0; } else { /* * Assume binary file with vector table at the beginning. * Cortex-M4 vector tables start with the stack pointer (SP) * and reset vector (initial PC). */ stack = *(u32 *)addr; pc = *(u32 *)(addr + 4); } printf("## Starting auxiliary core stack = 0x%08X, pc = 0x%08X...\n", stack, pc); /* Set the stack and pc to MCU bootROM */ writel(stack, MCU_BOOTROM_BASE_ADDR); writel(pc, MCU_BOOTROM_BASE_ADDR + 4); flush_dcache_all(); /* Enable MCU */ if (IS_ENABLED(CONFIG_IMX8M)) { arm_smccc_smc(IMX_SIP_SRC, IMX_SIP_SRC_MCU_START, 0, 0, 0, 0, 0, 0, NULL); } else { clrsetbits_le32(SRC_BASE_ADDR + SRC_M4_REG_OFFSET, SRC_M4C_NON_SCLR_RST_MASK, SRC_M4_ENABLE_MASK); } return 0; } int arch_auxiliary_core_check_up(u32 core_id) { struct arm_smccc_res res; unsigned int val; if (IS_ENABLED(CONFIG_IMX8M)) { arm_smccc_smc(IMX_SIP_SRC, IMX_SIP_SRC_MCU_STARTED, 0, 0, 0, 0, 0, 0, &res); return res.a0; } val = readl(SRC_BASE_ADDR + SRC_M4_REG_OFFSET); if (val & SRC_M4C_NON_SCLR_RST_MASK) return 0; /* assert in reset */ return 1; } #endif /* * To i.MX6SX and i.MX7D, the image supported by bootaux needs * the reset vector at the head for the image, with SP and PC * as the first two words. * * Per the cortex-M reference manual, the reset vector of M4/M7 needs * to exist at 0x0 (TCMUL/IDTCM). The PC and SP are the first two addresses * of that vector. So to boot M4/M7, the A core must build the M4/M7's reset * vector with getting the PC and SP from image and filling them to * TCMUL/IDTCM. When M4/M7 is kicked, it will load the PC and SP by itself. * The TCMUL/IDTCM is mapped to (MCU_BOOTROM_BASE_ADDR) at A core side for * accessing the M4/M7 TCMUL/IDTCM. */ static int do_bootaux(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[]) { ulong addr; int ret, up; u32 core = 0; if (argc < 2) return CMD_RET_USAGE; if (argc > 2) core = simple_strtoul(argv[2], NULL, 10); up = arch_auxiliary_core_check_up(core); if (up) { printf("## Auxiliary core is already up\n"); return CMD_RET_SUCCESS; } addr = hextoul(argv[1], NULL); if (!addr) return CMD_RET_FAILURE; ret = arch_auxiliary_core_up(core, addr); if (ret) return CMD_RET_FAILURE; return CMD_RET_SUCCESS; } U_BOOT_CMD( bootaux, CONFIG_SYS_MAXARGS, 1, do_bootaux, "Start auxiliary core", "<address> [<core>]\n" " - start auxiliary core [<core>] (default 0),\n" " at address <address>\n" ); |