Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2012-2017 Altera Corporation <www.altera.com> */ #include <config.h> #include <cpu_func.h> #include <init.h> #include <asm/io.h> #include <env.h> #include <errno.h> #include <fdtdec.h> #include <linux/bitops.h> #include <linux/libfdt.h> #include <altera.h> #include <miiphy.h> #include <netdev.h> #include <watchdog.h> #include <asm/arch/misc.h> #include <asm/arch/reset_manager.h> #include <asm/arch/scan_manager.h> #include <asm/arch/sdram.h> #include <asm/arch/system_manager.h> #include <asm/arch/nic301.h> #include <asm/arch/scu.h> #include <asm/pl310.h> #include <dt-bindings/reset/altr,rst-mgr.h> static struct pl310_regs *const pl310 = (struct pl310_regs *)CFG_SYS_PL310_BASE; static struct nic301_registers *nic301_regs = (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS; static struct scu_registers *scu_regs = (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS; /* * FPGA programming support for SoC FPGA Cyclone V */ static Altera_desc altera_fpga[] = { { /* Family */ Altera_SoCFPGA, /* Interface type */ fast_passive_parallel, /* No limitation as additional data will be ignored */ -1, /* No device function table */ NULL, /* Base interface address specified in driver */ NULL, /* No cookie implementation */ 0 }, }; static const struct { const u16 pn; const char *name; const char *var; } socfpga_fpga_model[] = { /* Cyclone V E */ { 0x2b15, "Cyclone V, E/A2", "cv_e_a2" }, { 0x2b05, "Cyclone V, E/A4", "cv_e_a4" }, { 0x2b22, "Cyclone V, E/A5", "cv_e_a5" }, { 0x2b13, "Cyclone V, E/A7", "cv_e_a7" }, { 0x2b14, "Cyclone V, E/A9", "cv_e_a9" }, /* Cyclone V GX/GT */ { 0x2b01, "Cyclone V, GX/C3", "cv_gx_c3" }, { 0x2b12, "Cyclone V, GX/C4", "cv_gx_c4" }, { 0x2b02, "Cyclone V, GX/C5 or GT/D5", "cv_gx_c5" }, { 0x2b03, "Cyclone V, GX/C7 or GT/D7", "cv_gx_c7" }, { 0x2b04, "Cyclone V, GX/C9 or GT/D9", "cv_gx_c9" }, /* Cyclone V SE/SX/ST */ { 0x2d11, "Cyclone V, SE/A2 or SX/C2", "cv_se_a2" }, { 0x2d01, "Cyclone V, SE/A4 or SX/C4", "cv_se_a4" }, { 0x2d12, "Cyclone V, SE/A5 or SX/C5 or ST/D5", "cv_se_a5" }, { 0x2d02, "Cyclone V, SE/A6 or SX/C6 or ST/D6", "cv_se_a6" }, /* Arria V */ { 0x2d03, "Arria V, D5", "av_d5" }, /* Arria V ST/SX */ { 0x2d13, "Arria V, ST/D3 or SX/B3", "av_st_d3" }, }; static int socfpga_fpga_id(const bool print_id) { const u32 altera_mi = 0x6e; const u32 id = scan_mgr_get_fpga_id(); const u32 lsb = id & 0x00000001; const u32 mi = (id >> 1) & 0x000007ff; const u32 pn = (id >> 12) & 0x0000ffff; const u32 version = (id >> 28) & 0x0000000f; int i; if ((mi != altera_mi) || (lsb != 1)) { printf("FPGA: Not Altera chip ID\n"); return -EINVAL; } for (i = 0; i < ARRAY_SIZE(socfpga_fpga_model); i++) if (pn == socfpga_fpga_model[i].pn) break; if (i == ARRAY_SIZE(socfpga_fpga_model)) { printf("FPGA: Unknown Altera chip, ID 0x%08x\n", id); return -EINVAL; } if (print_id) printf("FPGA: Altera %s, version 0x%01x\n", socfpga_fpga_model[i].name, version); return i; } /* * Print CPU information */ #if defined(CONFIG_DISPLAY_CPUINFO) int print_cpuinfo(void) { const u32 bootinfo = readl(socfpga_get_sysmgr_addr() + SYSMGR_GEN5_BOOTINFO); const u32 bsel = SYSMGR_GET_BOOTINFO_BSEL(bootinfo); puts("CPU: Altera SoCFPGA Platform\n"); socfpga_fpga_id(1); printf("BOOT: %s\n", bsel_str[bsel].name); return 0; } #endif #ifdef CONFIG_ARCH_MISC_INIT int arch_misc_init(void) { const u32 bsel = readl(socfpga_get_sysmgr_addr() + SYSMGR_GEN5_BOOTINFO) & 0x7; const int fpga_id = socfpga_fpga_id(0); env_set("bootmode", bsel_str[bsel].mode); if (fpga_id >= 0) env_set("fpgatype", socfpga_fpga_model[fpga_id].var); return 0; } #endif /* * Convert all NIC-301 AMBA slaves from secure to non-secure */ static void socfpga_nic301_slave_ns(void) { writel(0x1, &nic301_regs->lwhps2fpgaregs); writel(0x1, &nic301_regs->hps2fpgaregs); writel(0x1, &nic301_regs->acp); writel(0x1, &nic301_regs->rom); writel(0x1, &nic301_regs->ocram); writel(0x1, &nic301_regs->sdrdata); } void socfpga_sdram_remap_zero(void) { u32 remap; socfpga_nic301_slave_ns(); /* * Private components security: * U-Boot : configure private timer, global timer and cpu component * access as non secure for kernel stage (as required by Linux) */ setbits_le32(&scu_regs->sacr, 0xfff); /* Configure the L2 controller to make SDRAM start at 0 */ remap = 0x1; /* remap.mpuzero */ /* Keep fpga bridge enabled when running from FPGA onchip RAM */ if (socfpga_is_booting_from_fpga()) remap |= 0x8; /* remap.hps2fpga */ writel(remap, &nic301_regs->remap); writel(0x1, &pl310->pl310_addr_filter_start); } static u32 iswgrp_handoff[8]; int arch_early_init_r(void) { int i; /* * Write magic value into magic register to unlock support for * issuing warm reset. The ancient kernel code expects this * value to be written into the register by the bootloader, so * to support that old code, we write it here instead of in the * reset_cpu() function just before resetting the CPU. */ writel(0xae9efebc, socfpga_get_sysmgr_addr() + SYSMGR_GEN5_WARMRAMGRP_EN); for (i = 0; i < 8; i++) /* Cache initial SW setting regs */ iswgrp_handoff[i] = readl(socfpga_get_sysmgr_addr() + SYSMGR_ISWGRP_HANDOFF_OFFSET(i)); socfpga_bridges_reset(1); socfpga_sdram_remap_zero(); /* Add device descriptor to FPGA device table */ socfpga_fpga_add(&altera_fpga[0]); return 0; } #ifndef CONFIG_XPL_BUILD static struct socfpga_sdr_ctrl *sdr_ctrl = (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS; void socfpga_sdram_apply_static_cfg(void) { const u32 applymask = 0x8; u32 val = readl(&sdr_ctrl->static_cfg) | applymask; /* * SDRAM staticcfg register specific: * When applying the register setting, the CPU must not access * SDRAM. Luckily for us, we can use i-cache here to help us * circumvent the SDRAM access issue. The idea is to make sure * that the code is in one full i-cache line by branching past * it and back. Once it is in the i-cache, we execute the core * of the code and apply the register settings. * * The code below uses 7 instructions, while the Cortex-A9 has * 32-byte cachelines, thus the limit is 8 instructions total. */ asm volatile(".align 5 \n" " b 2f \n" "1: str %0, [%1] \n" " dsb \n" " isb \n" " b 3f \n" "2: b 1b \n" "3: nop \n" : : "r"(val), "r"(&sdr_ctrl->static_cfg) : "memory", "cc"); } void do_bridge_reset(int enable, unsigned int mask) { int i; if (enable) { socfpga_bridges_set_handoff_regs(!(mask & BIT(0)), !(mask & BIT(1)), !(mask & BIT(2))); for (i = 0; i < 2; i++) { /* Reload SW setting cache */ iswgrp_handoff[i] = readl(socfpga_get_sysmgr_addr() + SYSMGR_ISWGRP_HANDOFF_OFFSET(i)); } writel(iswgrp_handoff[2], socfpga_get_sysmgr_addr() + SYSMGR_GEN5_FPGAINFGRP_MODULE); if (iswgrp_handoff[3]) { writel(iswgrp_handoff[3], &sdr_ctrl->fpgaport_rst); socfpga_sdram_apply_static_cfg(); } writel(iswgrp_handoff[0], socfpga_get_rstmgr_addr() + RSTMGR_GEN5_BRGMODRST); writel(iswgrp_handoff[1], &nic301_regs->remap); writel(0x7, socfpga_get_rstmgr_addr() + RSTMGR_GEN5_BRGMODRST); writel(iswgrp_handoff[0], socfpga_get_rstmgr_addr() + RSTMGR_GEN5_BRGMODRST); } else { writel(0, socfpga_get_sysmgr_addr() + SYSMGR_GEN5_FPGAINFGRP_MODULE); writel(0, &sdr_ctrl->fpgaport_rst); socfpga_sdram_apply_static_cfg(); writel(0x7, socfpga_get_rstmgr_addr() + RSTMGR_GEN5_BRGMODRST); writel(1, &nic301_regs->remap); } } #endif |