Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com> */ #include <dt-bindings/clock/bcm6348-clock.h> #include <dt-bindings/dma/bcm6348-dma.h> #include <dt-bindings/gpio/gpio.h> #include <dt-bindings/reset/bcm6348-reset.h> #include "skeleton.dtsi" / { compatible = "brcm,bcm6348"; aliases { spi0 = &spi; }; cpus { reg = <0xfffe0000 0x4>; #address-cells = <1>; #size-cells = <0>; bootph-all; cpu@0 { compatible = "brcm,bcm6348-cpu", "mips,mips4Kc"; device_type = "cpu"; reg = <0>; bootph-all; }; }; clocks { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; bootph-all; periph_osc: periph-osc { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <50000000>; bootph-all; }; periph_clk: periph-clk { compatible = "brcm,bcm6345-clk"; reg = <0xfffe0004 0x4>; #clock-cells = <1>; }; }; pflash: nor@1fc00000 { compatible = "cfi-flash"; reg = <0x1fc00000 0x2000000>; bank-width = <2>; #address-cells = <1>; #size-cells = <1>; status = "disabled"; }; ubus { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; bootph-all; pll_cntl: syscon@fffe0008 { compatible = "syscon"; reg = <0xfffe0008 0x4>; }; syscon-reboot { compatible = "syscon-reboot"; regmap = <&pll_cntl>; offset = <0x0>; mask = <0x1>; }; periph_rst: reset-controller@fffe0028 { compatible = "brcm,bcm6345-reset"; reg = <0xfffe0028 0x4>; #reset-cells = <1>; }; wdt: watchdog@fffe021c { compatible = "brcm,bcm6345-wdt"; reg = <0xfffe021c 0xc>; clocks = <&periph_osc>; }; wdt-reboot { compatible = "wdt-reboot"; wdt = <&wdt>; }; uart0: serial@fffe0300 { compatible = "brcm,bcm6345-uart"; reg = <0xfffe0300 0x18>; clocks = <&periph_osc>; status = "disabled"; }; gpio1: gpio-controller@fffe0400 { compatible = "brcm,bcm6345-gpio"; reg = <0xfffe0400 0x4>, <0xfffe0408 0x4>; gpio-controller; #gpio-cells = <2>; ngpios = <5>; status = "disabled"; }; gpio0: gpio-controller@fffe0404 { compatible = "brcm,bcm6345-gpio"; reg = <0xfffe0404 0x4>, <0xfffe040c 0x4>; gpio-controller; #gpio-cells = <2>; status = "disabled"; }; spi: spi@fffe0c00 { compatible = "brcm,bcm6348-spi"; reg = <0xfffe0c00 0xc0>; #address-cells = <1>; #size-cells = <0>; clocks = <&periph_clk BCM6348_CLK_SPI>; resets = <&periph_rst BCM6348_RST_SPI>; spi-max-frequency = <20000000>; num-cs = <4>; status = "disabled"; }; ohci: usb-controller@fffe1b00 { compatible = "brcm,bcm6348-ohci", "generic-ohci"; reg = <0xfffe1b00 0x100>; phys = <&usbh>; big-endian; status = "disabled"; }; usbh: usb-phy@fffe1c00 { compatible = "brcm,bcm6348-usbh"; reg = <0xfffe1c00 0x4>; #phy-cells = <0>; clocks = <&periph_clk BCM6348_CLK_USBH>; clock-names = "usbh"; resets = <&periph_rst BCM6348_RST_USBH>; status = "disabled"; }; memory-controller@fffe2300 { compatible = "brcm,bcm6338-mc"; reg = <0xfffe2300 0x38>; bootph-all; }; enet0: ethernet@fffe6000 { compatible = "brcm,bcm6348-enet"; #address-cells = <1>; #size-cells = <0>; reg = <0xfffe6000 0x2dc>; dmas = <&iudma BCM6348_DMA_ENET0_RX>, <&iudma BCM6348_DMA_ENET0_TX>; dma-names = "rx", "tx"; status = "disabled"; }; enet1: ethernet@fffe6800 { compatible = "brcm,bcm6348-enet"; #address-cells = <1>; #size-cells = <0>; reg = <0xfffe6800 0x2dc>; dmas = <&iudma BCM6348_DMA_ENET1_RX>, <&iudma BCM6348_DMA_ENET1_TX>; dma-names = "rx", "tx"; status = "disabled"; }; iudma: dma-controller@fffe7000 { compatible = "brcm,bcm6348-iudma"; reg = <0xfffe7000 0x1c>, <0xfffe7100 0x40>, <0xfffe7200 0x40>; reg-names = "dma", "dma-channels", "dma-sram"; #dma-cells = <1>; dma-channels = <4>; clocks = <&periph_clk BCM6348_CLK_ENET>; resets = <&periph_rst BCM6348_RST_ENET>, <&periph_rst BCM6348_RST_DMAMEM>; }; }; }; |