Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. */ /* * CPU specific code for the MPC83xx family. * * Derived from the MPC8260 and MPC85xx. */ #include <cpu_func.h> #include <irq_func.h> #include <net.h> #include <time.h> #include <vsprintf.h> #include <watchdog.h> #include <command.h> #include <mpc83xx.h> #include <asm/global_data.h> #include <asm/processor.h> #include <linux/delay.h> #include <linux/libfdt.h> #include <tsec.h> #include <netdev.h> #include <fsl_esdhc.h> #if defined(CONFIG_BOOTCOUNT_LIMIT) && !defined(CONFIG_ARCH_MPC831X) #include <linux/immap_qe.h> #include <asm/io.h> #endif DECLARE_GLOBAL_DATA_PTR; #ifndef CONFIG_CPU_MPC83XX int checkcpu(void) { volatile immap_t *immr; ulong clock = gd->cpu_clk; u32 pvr = get_pvr(); u32 spridr; char buf[32]; int ret; int i; const struct cpu_type { char name[15]; u32 partid; } cpu_type_list [] = { CPU_TYPE_ENTRY(8308), CPU_TYPE_ENTRY(8309), CPU_TYPE_ENTRY(8311), CPU_TYPE_ENTRY(8313), CPU_TYPE_ENTRY(8314), CPU_TYPE_ENTRY(8315), CPU_TYPE_ENTRY(8321), CPU_TYPE_ENTRY(8323), CPU_TYPE_ENTRY(8343), CPU_TYPE_ENTRY(8347_TBGA_), CPU_TYPE_ENTRY(8347_PBGA_), CPU_TYPE_ENTRY(8349), CPU_TYPE_ENTRY(8358_TBGA_), CPU_TYPE_ENTRY(8358_PBGA_), CPU_TYPE_ENTRY(8360), CPU_TYPE_ENTRY(8377), CPU_TYPE_ENTRY(8378), CPU_TYPE_ENTRY(8379), }; immr = (immap_t *)CONFIG_SYS_IMMR; ret = prt_83xx_rsr(); if (ret) return ret; puts("CPU: "); switch (pvr & 0xffff0000) { case PVR_E300C1: printf("e300c1, "); break; case PVR_E300C2: printf("e300c2, "); break; case PVR_E300C3: printf("e300c3, "); break; case PVR_E300C4: printf("e300c4, "); break; default: printf("Unknown core, "); } spridr = immr->sysconf.spridr; for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) if (cpu_type_list[i].partid == PARTID_NO_E(spridr)) { puts("MPC"); puts(cpu_type_list[i].name); if (IS_E_PROCESSOR(spridr)) puts("E"); if ((SPR_FAMILY(spridr) == SPR_834X_FAMILY || SPR_FAMILY(spridr) == SPR_836X_FAMILY) && REVID_MAJOR(spridr) >= 2) puts("A"); printf(", Rev: %d.%d", REVID_MAJOR(spridr), REVID_MINOR(spridr)); break; } if (i == ARRAY_SIZE(cpu_type_list)) printf("(SPRIDR %08x unknown), ", spridr); printf(" at %s MHz, ", strmhz(buf, clock)); printf("CSB: %s MHz\n", strmhz(buf, gd->arch.csb_clk)); return 0; } #endif #ifndef CONFIG_SYSRESET int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[]) { ulong msr; volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR; puts("Resetting the board.\n"); /* Interrupts and MMU off */ msr = mfmsr(); msr &= ~(MSR_EE | MSR_IR | MSR_DR); mtmsr(msr); /* enable Reset Control Reg */ immap->reset.rpr = 0x52535445; sync(); isync(); /* confirm Reset Control Reg is enabled */ while(!((immap->reset.rcer) & RCER_CRE)) ; udelay(200); /* perform reset, only one bit */ immap->reset.rcr = RCR_SWHR; return 1; } #endif /* * Get timebase clock frequency (like cpu_clk in Hz) */ #ifndef CONFIG_TIMER unsigned long get_tbclk(void) { return (gd->bus_clk + 3L) / 4L; } #endif /* * Initializes on-chip MMC controllers. * to override, implement board_mmc_init() */ int cpu_mmc_init(struct bd_info *bis) { #ifdef CONFIG_FSL_ESDHC return fsl_esdhc_mmc_init(bis); #else return 0; #endif } void ppcDWstore(unsigned int *addr, unsigned int *value) { asm("lfd 1, 0(%1)\n\t" "stfd 1, 0(%0)" : : "r" (addr), "r" (value) : "memory"); } void ppcDWload(unsigned int *addr, unsigned int *ret) { asm("lfd 1, 0(%0)\n\t" "stfd 1, 0(%1)" : : "r" (addr), "r" (ret) : "memory"); } |