Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com> */ #include <dm.h> #include <errno.h> #include <fdtdec.h> #include <irq.h> #include <log.h> #include <malloc.h> #include <asm/global_data.h> #include <asm/io.h> #include <asm/irq.h> #include <asm/pci.h> #include <asm/pirq_routing.h> #include <asm/tables.h> DECLARE_GLOBAL_DATA_PTR; /** * pirq_reg_to_linkno() - Convert a PIRQ routing register offset to link number * * @priv: IRQ router driver's priv data * @reg: PIRQ routing register offset from the base address * @return: PIRQ link number (0 for PIRQA, 1 for PIRQB, etc) */ static inline int pirq_reg_to_linkno(struct irq_router *priv, int reg) { int linkno = 0; if (priv->has_regmap) { struct pirq_regmap *map = priv->regmap; int i; for (i = 0; i < priv->link_num; i++) { if (reg - priv->link_base == map->offset) { linkno = map->link; break; } map++; } } else { linkno = reg - priv->link_base; } return linkno; } /** * pirq_linkno_to_reg() - Convert a PIRQ link number to routing register offset * * @priv: IRQ router driver's priv data * @linkno: PIRQ link number (0 for PIRQA, 1 for PIRQB, etc) * @return: PIRQ routing register offset from the base address */ static inline int pirq_linkno_to_reg(struct irq_router *priv, int linkno) { int reg = 0; if (priv->has_regmap) { struct pirq_regmap *map = priv->regmap; int i; for (i = 0; i < priv->link_num; i++) { if (linkno == map->link) { reg = map->offset + priv->link_base; break; } map++; } } else { reg = linkno + priv->link_base; } return reg; } bool pirq_check_irq_routed(struct udevice *dev, int link, u8 irq) { struct irq_router *priv = dev_get_priv(dev); u8 pirq; if (priv->config == PIRQ_VIA_PCI) dm_pci_read_config8(dev->parent, pirq_linkno_to_reg(priv, link), &pirq); else pirq = readb((uintptr_t)priv->ibase + pirq_linkno_to_reg(priv, link)); pirq &= 0xf; /* IRQ# 0/1/2/8/13 are reserved */ if (pirq < 3 || pirq == 8 || pirq == 13) return false; return pirq == irq ? true : false; } int pirq_translate_link(struct udevice *dev, int link) { struct irq_router *priv = dev_get_priv(dev); return pirq_reg_to_linkno(priv, link); } void pirq_assign_irq(struct udevice *dev, int link, u8 irq) { struct irq_router *priv = dev_get_priv(dev); /* IRQ# 0/1/2/8/13 are reserved */ if (irq < 3 || irq == 8 || irq == 13) return; if (priv->config == PIRQ_VIA_PCI) dm_pci_write_config8(dev->parent, pirq_linkno_to_reg(priv, link), irq); else writeb(irq, (uintptr_t)priv->ibase + pirq_linkno_to_reg(priv, link)); } static struct irq_info *check_dup_entry(struct irq_info *slot_base, int entry_num, int bus, int device) { struct irq_info *slot = slot_base; int i; for (i = 0; i < entry_num; i++) { if (slot->bus == bus && slot->devfn == (device << 3)) break; slot++; } return (i == entry_num) ? NULL : slot; } static inline void fill_irq_info(struct irq_router *priv, struct irq_info *slot, int bus, int device, int pin, int pirq) { slot->bus = bus; slot->devfn = (device << 3) | 0; slot->irq[pin - 1].link = pirq_linkno_to_reg(priv, pirq); slot->irq[pin - 1].bitmap = priv->irq_mask; } static int create_pirq_routing_table(struct udevice *dev) { struct irq_router *priv = dev_get_priv(dev); const void *blob = gd->fdt_blob; int node; int len, count; const u32 *cell; struct pirq_regmap *map; struct irq_routing_table *rt; struct irq_info *slot, *slot_base; int irq_entries = 0; int i; int ret; node = dev_of_offset(dev); /* extract the bdf from fdt_pci_addr */ priv->bdf = dm_pci_get_bdf(dev->parent); ret = fdt_stringlist_search(blob, node, "intel,pirq-config", "pci"); if (!ret) { priv->config = PIRQ_VIA_PCI; } else { ret = fdt_stringlist_search(blob, node, "intel,pirq-config", "ibase"); if (!ret) priv->config = PIRQ_VIA_IBASE; else return -EINVAL; } cell = fdt_getprop(blob, node, "intel,pirq-link", &len); if (!cell || len != 8) return -EINVAL; priv->link_base = fdt_addr_to_cpu(cell[0]); priv->link_num = fdt_addr_to_cpu(cell[1]); if (priv->link_num > CONFIG_MAX_PIRQ_LINKS) { debug("Limiting supported PIRQ link number from %d to %d\n", priv->link_num, CONFIG_MAX_PIRQ_LINKS); priv->link_num = CONFIG_MAX_PIRQ_LINKS; } cell = fdt_getprop(blob, node, "intel,pirq-regmap", &len); if (cell) { if (len % sizeof(struct pirq_regmap)) return -EINVAL; count = len / sizeof(struct pirq_regmap); if (count < priv->link_num) { printf("Number of pirq-regmap entires is wrong\n"); return -EINVAL; } count = priv->link_num; priv->regmap = calloc(count, sizeof(struct pirq_regmap)); if (!priv->regmap) return -ENOMEM; priv->has_regmap = true; map = priv->regmap; for (i = 0; i < count; i++) { map->link = fdt_addr_to_cpu(cell[0]); map->offset = fdt_addr_to_cpu(cell[1]); cell += sizeof(struct pirq_regmap) / sizeof(u32); map++; } } priv->irq_mask = fdtdec_get_int(blob, node, "intel,pirq-mask", PIRQ_BITMAP); if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE)) { /* Reserve IRQ9 for SCI */ priv->irq_mask &= ~(1 << 9); } if (priv->config == PIRQ_VIA_IBASE) { int ibase_off; ibase_off = fdtdec_get_int(blob, node, "intel,ibase-offset", 0); if (!ibase_off) return -EINVAL; /* * Here we assume that the IBASE register has already been * properly configured by U-Boot before. * * By 'valid' we mean: * 1) a valid memory space carved within system memory space * assigned to IBASE register block. * 2) memory range decoding is enabled. * Hence we don't do any santify test here. */ dm_pci_read_config32(dev->parent, ibase_off, &priv->ibase); priv->ibase &= ~0xf; } priv->actl_8bit = fdtdec_get_bool(blob, node, "intel,actl-8bit"); priv->actl_addr = fdtdec_get_int(blob, node, "intel,actl-addr", 0); cell = fdt_getprop(blob, node, "intel,pirq-routing", &len); if (!cell || len % sizeof(struct pirq_routing)) return -EINVAL; count = len / sizeof(struct pirq_routing); rt = calloc(1, sizeof(struct irq_routing_table)); if (!rt) return -ENOMEM; /* Populate the PIRQ table fields */ rt->signature = PIRQ_SIGNATURE; rt->version = PIRQ_VERSION; rt->rtr_bus = PCI_BUS(priv->bdf); rt->rtr_devfn = (PCI_DEV(priv->bdf) << 3) | PCI_FUNC(priv->bdf); rt->rtr_vendor = PCI_VENDOR_ID_INTEL; rt->rtr_device = PCI_DEVICE_ID_INTEL_ICH7_31; slot_base = rt->slots; /* Now fill in the irq_info entries in the PIRQ table */ for (i = 0; i < count; i++, cell += sizeof(struct pirq_routing) / sizeof(u32)) { struct pirq_routing pr; pr.bdf = fdt_addr_to_cpu(cell[0]); pr.pin = fdt_addr_to_cpu(cell[1]); pr.pirq = fdt_addr_to_cpu(cell[2]); debug("irq_info %d: b.d.f %x.%x.%x INT%c PIRQ%c\n", i, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf), PCI_FUNC(pr.bdf), 'A' + pr.pin - 1, 'A' + pr.pirq); slot = check_dup_entry(slot_base, irq_entries, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf)); if (slot) { debug("found entry for bus %d device %d, ", PCI_BUS(pr.bdf), PCI_DEV(pr.bdf)); if (slot->irq[pr.pin - 1].link) { debug("skipping\n"); /* * Sanity test on the routed PIRQ pin * * If they don't match, show a warning to tell * there might be something wrong with the PIRQ * routing information in the device tree. */ if (slot->irq[pr.pin - 1].link != pirq_linkno_to_reg(priv, pr.pirq)) debug("WARNING: Inconsistent PIRQ routing information\n"); continue; } } else { slot = slot_base + irq_entries++; } debug("writing INT%c\n", 'A' + pr.pin - 1); fill_irq_info(priv, slot, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf), pr.pin, pr.pirq); } rt->size = irq_entries * sizeof(struct irq_info) + 32; /* Fix up the table checksum */ rt->checksum = table_compute_checksum(rt, rt->size); gd->arch.pirq_routing_table = rt; return 0; } static void irq_enable_sci(struct udevice *dev) { struct irq_router *priv = dev_get_priv(dev); if (priv->actl_8bit) { /* Bit7 must be turned on to enable ACPI */ dm_pci_write_config8(dev->parent, priv->actl_addr, 0x80); } else { /* Write 0 to enable SCI on IRQ9 */ if (priv->config == PIRQ_VIA_PCI) dm_pci_write_config32(dev->parent, priv->actl_addr, 0); else writel(0, (uintptr_t)priv->ibase + priv->actl_addr); } } int irq_router_probe(struct udevice *dev) { int ret; ret = create_pirq_routing_table(dev); if (ret) { debug("Failed to create pirq routing table\n"); return ret; } /* Route PIRQ */ pirq_route_irqs(dev, gd->arch.pirq_routing_table->slots, get_irq_slot_count(gd->arch.pirq_routing_table)); if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE)) irq_enable_sci(dev); return 0; } static const struct udevice_id irq_router_ids[] = { { .compatible = "intel,irq-router", .data = X86_IRQT_BASE }, { } }; U_BOOT_DRIVER(irq_router_drv) = { .name = "intel_irq", .id = UCLASS_IRQ, .of_match = irq_router_ids, .probe = irq_router_probe, .priv_auto = sizeof(struct irq_router), }; |