Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2015 Stefan Roese <sr@denx.de> * Copyright (C) 2016 Mario Six <mario.six@gdsys.cc> */ #include <config.h> #include <command.h> #include <dm.h> #include <event.h> #include <init.h> #include <miiphy.h> #include <net.h> #include <tpm-v1.h> #include <asm/global_data.h> #include <asm/io.h> #include <asm/arch/cpu.h> #include <asm-generic/gpio.h> #include <linux/delay.h> #include "../drivers/ddr/marvell/a38x/ddr3_init.h" #include "../arch/arm/mach-mvebu/serdes/a38x/high_speed_env_spec.h" #include "keyprogram.h" #include "dt_helpers.h" #include "hydra.h" #include "ihs_phys.h" DECLARE_GLOBAL_DATA_PTR; #define DB_GP_88F68XX_GPP_OUT_ENA_LOW 0x7fffffff #define DB_GP_88F68XX_GPP_OUT_ENA_MID 0xffffefff #define DB_GP_88F68XX_GPP_OUT_VAL_LOW 0x0 #define DB_GP_88F68XX_GPP_OUT_VAL_MID 0x00001000 #define DB_GP_88F68XX_GPP_POL_LOW 0x0 #define DB_GP_88F68XX_GPP_POL_MID 0x0 /* * Define the DDR layout / topology here in the board file. This will * be used by the DDR3 init code in the SPL U-Boot version to configure * the DDR3 controller. */ static struct mv_ddr_topology_map ddr_topology_map = { DEBUG_LEVEL_ERROR, 0x1, /* active interfaces */ /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */ { { { {0x1, 0, 0, 0}, {0x1, 0, 0, 0}, {0x1, 0, 0, 0}, {0x1, 0, 0, 0}, {0x1, 0, 0, 0} }, SPEED_BIN_DDR_1600K, /* speed_bin */ MV_DDR_DEV_WIDTH_16BIT, /* memory_width */ MV_DDR_DIE_CAP_4GBIT, /* mem_size */ MV_DDR_FREQ_533, /* frequency */ 0, 0, /* cas_wl cas_l */ MV_DDR_TEMP_LOW, /* temperature */ MV_DDR_TIM_DEFAULT} }, /* timing */ BUS_MASK_32BIT, /* Busses mask */ MV_DDR_CFG_DEFAULT, /* ddr configuration data source */ NOT_COMBINED, /* ddr twin-die combined */ { {0} }, /* raw spd data */ {0} /* timing parameters */ }; static struct serdes_map serdes_topology_map[] = { {SGMII0, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}, {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}, /* SATA tx polarity is inverted */ {SATA1, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 1}, {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}, {DEFAULT_SERDES, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0}, {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0} }; int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count) { *serdes_map_array = serdes_topology_map; *count = ARRAY_SIZE(serdes_topology_map); return 0; } void spl_board_init(void) { #ifdef CONFIG_XPL_BUILD uint k; struct gpio_desc gpio = {}; /* Enable PCIe link 2 */ setbits_32(MVEBU_REGISTER(0x18204), BIT(2)); mdelay(10); if (!request_gpio_by_name(&gpio, "pca9698@22", 31, "fpga-program-gpio")) { /* prepare FPGA reconfiguration */ dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT); dm_gpio_set_value(&gpio, 0); /* give lunatic PCIe clock some time to stabilize */ mdelay(500); /* start FPGA reconfiguration */ dm_gpio_set_dir_flags(&gpio, GPIOD_IS_IN); } /* wait for FPGA done */ if (!request_gpio_by_name(&gpio, "pca9698@22", 19, "fpga-done-gpio")) { for (k = 0; k < 20; ++k) { if (dm_gpio_get_value(&gpio)) { printf("FPGA done after %u rounds\n", k); break; } mdelay(100); } } /* disable FPGA reset */ if (!request_gpio_by_name(&gpio, "gpio@18100", 6, "cpu-to-fpga-reset")) { dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT); dm_gpio_set_value(&gpio, 1); } /* wait for FPGA ready */ if (!request_gpio_by_name(&gpio, "pca9698@22", 27, "fpga-ready-gpio")) { for (k = 0; k < 2; ++k) { if (!dm_gpio_get_value(&gpio)) break; mdelay(100); } } #endif } struct mv_ddr_topology_map *mv_ddr_topology_map_get(void) { return &ddr_topology_map; } int board_early_init_f(void) { #ifdef CONFIG_XPL_BUILD /* Configure MPP */ writel(0x00111111, MVEBU_MPP_BASE + 0x00); writel(0x40040000, MVEBU_MPP_BASE + 0x04); writel(0x00466444, MVEBU_MPP_BASE + 0x08); writel(0x00043300, MVEBU_MPP_BASE + 0x0c); writel(0x44400000, MVEBU_MPP_BASE + 0x10); writel(0x20000334, MVEBU_MPP_BASE + 0x14); writel(0x40000000, MVEBU_MPP_BASE + 0x18); writel(0x00004444, MVEBU_MPP_BASE + 0x1c); /* Set GPP Out value */ writel(DB_GP_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00); writel(DB_GP_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00); /* Set GPP Polarity */ writel(DB_GP_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c); writel(DB_GP_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c); /* Set GPP Out Enable */ writel(DB_GP_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04); writel(DB_GP_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04); #endif return 0; } int board_init(void) { /* Address of boot parameters */ gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100; return 0; } #ifndef CONFIG_XPL_BUILD void init_host_phys(struct mii_dev *bus) { uint k; for (k = 0; k < 2; ++k) { struct phy_device *phydev; phydev = phy_find_by_mask(bus, 1 << k); if (phydev) { phydev->interface = PHY_INTERFACE_MODE_SGMII; phy_config(phydev); } } } int ccdc_eth_init(void) { uint k; uint octo_phy_mask = 0; int ret; struct mii_dev *bus; /* Init SoC's phys */ bus = miiphy_get_dev_by_name("ethernet@34000"); if (bus) init_host_phys(bus); bus = miiphy_get_dev_by_name("ethernet@70000"); if (bus) init_host_phys(bus); /* Init octo phys */ octo_phy_mask = calculate_octo_phy_mask(); printf("IHS PHYS: %08x", octo_phy_mask); ret = init_octo_phys(octo_phy_mask); if (ret) return ret; printf("\n"); if (!get_fpga()) { puts("fpga was NULL\n"); return 1; } /* reset all FPGA-QSGMII instances */ for (k = 0; k < 80; ++k) writel(1 << 31, get_fpga()->qsgmii_port_state[k]); udelay(100); for (k = 0; k < 80; ++k) writel(0, get_fpga()->qsgmii_port_state[k]); return 0; } #endif int board_late_init(void) { #ifndef CONFIG_XPL_BUILD hydra_initialize(); #endif return 0; } static int gdsys_fix_fdt(void *ctx, struct event *event) { void *blob = oftree_lookup_fdt(event->data.ft_fixup_f.tree); struct udevice *bus = NULL; uint k; char name[64]; int err; err = uclass_get_device_by_name(UCLASS_I2C, "i2c@11000", &bus); if (err) { printf("Could not get I2C bus.\n"); return err; } for (k = 0x21; k <= 0x26; k++) { snprintf(name, 64, "/soc/internal-regs/i2c@11000/pca9698@%02x", k); if (!dm_i2c_simple_probe(bus, k)) fdt_disable_by_ofname(blob, name); } return 0; } EVENT_SPY_FULL(EVT_FT_FIXUP_F, gdsys_fix_fdt); #ifndef CONFIG_XPL_BUILD static int last_stage_init(void) { struct udevice *tpm; int ret; if (IS_ENABLED(CONFIG_XPL_BUILD)) return 0; ccdc_eth_init(); ret = uclass_first_device_err(UCLASS_TPM, &tpm); if (ret) { printf("Could not find TPM (ret=%d)\n", ret); return ret; } if (ret || tpm_init(tpm) || tpm1_startup(tpm, TPM_ST_CLEAR) || tpm1_continue_self_test(tpm)) { return 1; } mdelay(37); flush_keys(tpm); load_and_run_keyprog(tpm); return 0; } EVENT_SPY_SIMPLE(EVT_LAST_STAGE_INIT, last_stage_init); #endif |