Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright 2014 Freescale Semiconductor, Inc. */ #include <config.h> #include <i2c.h> #include <hwconfig.h> #include <init.h> #include <log.h> #include <asm/global_data.h> #include <asm/mmu.h> #include <fsl_ddr_sdram.h> #include <fsl_ddr_dimm_params.h> #include <asm/fsl_law.h> #include <asm/mpc85xx_gpio.h> #include <linux/delay.h> DECLARE_GLOBAL_DATA_PTR; struct board_specific_parameters { u32 n_ranks; u32 datarate_mhz_high; u32 rank_gb; u32 clk_adjust; u32 wrlvl_start; u32 wrlvl_ctl_2; u32 wrlvl_ctl_3; }; /* * datarate_mhz_high values need to be in ascending order */ static const struct board_specific_parameters udimm0[] = { /* * memory controller 0 * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | */ {2, 833, 0, 8, 6, 0x06060607, 0x08080807,}, {2, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,}, {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,}, {1, 833, 0, 8, 6, 0x06060607, 0x08080807,}, {1, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,}, {1, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,}, {} }; static const struct board_specific_parameters *udimms[] = { udimm0, }; void fsl_ddr_board_options(memctl_options_t *popts, dimm_params_t *pdimm, unsigned int ctrl_num) { const struct board_specific_parameters *pbsp, *pbsp_highest = NULL; ulong ddr_freq; struct cpu_type *cpu = gd->arch.cpu; if (ctrl_num > 1) { printf("Not supported controller number %d\n", ctrl_num); return; } if (!pdimm->n_ranks) return; pbsp = udimms[0]; /* Get clk_adjust according to the board ddr freqency and n_banks * specified in board_specific_parameters table. */ ddr_freq = get_ddr_freq(0) / 1000000; while (pbsp->datarate_mhz_high) { if (pbsp->n_ranks == pdimm->n_ranks && (pdimm->rank_density >> 30) >= pbsp->rank_gb) { if (ddr_freq <= pbsp->datarate_mhz_high) { popts->clk_adjust = pbsp->clk_adjust; popts->wrlvl_start = pbsp->wrlvl_start; popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; goto found; } pbsp_highest = pbsp; } pbsp++; } if (pbsp_highest) { printf("Error: board specific timing not found\n"); printf("for data rate %lu MT/s\n", ddr_freq); printf("Trying to use the highest speed (%u) parameters\n", pbsp_highest->datarate_mhz_high); popts->clk_adjust = pbsp_highest->clk_adjust; popts->wrlvl_start = pbsp_highest->wrlvl_start; popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; } else { panic("DIMM is not supported by this board"); } found: debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n", pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb); debug("\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, ", pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2); debug("wrlvl_ctrl_3 0x%x\n", pbsp->wrlvl_ctl_3); /* * Factors to consider for half-strength driver enable: * - number of DIMMs installed */ popts->half_strength_driver_enable = 0; /* * Write leveling override */ popts->wrlvl_override = 1; popts->wrlvl_sample = 0xf; /* * rtt and rtt_wr override */ popts->rtt_override = 0; /* Enable ZQ calibration */ popts->zq_en = 1; /* DHC_EN =1, ODT = 75 Ohm */ popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_OFF); popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_OFF); /* T1023 supports max DDR bus 32bit width, T1024 supports DDR 64bit, * force DDR bus width to 32bit for T1023 */ if (cpu->soc_ver == SVR_T1023) popts->data_bus_width = DDR_DATA_BUS_WIDTH_32; #ifdef CONFIG_FORCE_DDR_DATA_BUS_WIDTH_32 /* for DDR bus 32bit test on T1024 */ popts->data_bus_width = DDR_DATA_BUS_WIDTH_32; #endif #ifdef CONFIG_TARGET_T1023RDB popts->wrlvl_ctl_2 = 0x07070606; popts->half_strength_driver_enable = 1; popts->cpo_sample = 0x43; #elif defined(CONFIG_TARGET_T1024RDB) /* optimize cpo for erratum A-009942 */ popts->cpo_sample = 0x52; #endif } #ifdef CONFIG_SYS_DDR_RAW_TIMING /* 2GB discrete DDR4 MT40A512M8HX on T1023RDB */ dimm_params_t ddr_raw_timing = { .n_ranks = 1, .rank_density = 0x80000000, .capacity = 0x80000000, .primary_sdram_width = 32, .ec_sdram_width = 8, .registered_dimm = 0, .mirrored_dimm = 0, .n_row_addr = 15, .n_col_addr = 10, .bank_addr_bits = 2, .bank_group_bits = 2, .edc_config = 0, .burst_lengths_bitmask = 0x0c, .tckmin_x_ps = 938, .tckmax_ps = 1500, .caslat_x = 0x000DFA00, .taa_ps = 13500, .trcd_ps = 13500, .trp_ps = 13500, .tras_ps = 33000, .trc_ps = 46500, .trfc1_ps = 260000, .trfc2_ps = 160000, .trfc4_ps = 110000, .tfaw_ps = 25000, .trrds_ps = 3700, .trrdl_ps = 5300, .tccdl_ps = 5355, .refresh_rate_ps = 7800000, .dq_mapping[0] = 0x0, .dq_mapping[1] = 0x0, .dq_mapping[2] = 0x0, .dq_mapping[3] = 0x0, .dq_mapping[4] = 0x0, .dq_mapping[5] = 0x0, .dq_mapping[6] = 0x0, .dq_mapping[7] = 0x0, .dq_mapping[8] = 0x0, .dq_mapping[9] = 0x0, .dq_mapping[10] = 0x0, .dq_mapping[11] = 0x0, .dq_mapping[12] = 0x0, .dq_mapping[13] = 0x0, .dq_mapping[14] = 0x0, .dq_mapping[15] = 0x0, .dq_mapping[16] = 0x0, .dq_mapping[17] = 0x0, .dq_mapping_ors = 1, }; int fsl_ddr_get_dimm_params(dimm_params_t *pdimm, unsigned int controller_number, unsigned int dimm_number) { const char dimm_model[] = "Fixed DDR4 on board"; if (((controller_number == 0) && (dimm_number == 0)) || ((controller_number == 1) && (dimm_number == 0))) { memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t)); memset(pdimm->mpart, 0, sizeof(pdimm->mpart)); memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1); } return 0; } #endif #if defined(CONFIG_DEEP_SLEEP) void board_mem_sleep_setup(void) { void __iomem *cpld_base = (void *)CFG_SYS_CPLD_BASE; /* does not provide HW signals for power management */ clrbits_8(cpld_base + 0x17, 0x40); /* Disable MCKE isolation */ gpio_set_value(2, 0); udelay(1); } #endif int dram_init(void) { phys_size_t dram_size; #if defined(CONFIG_XPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL) #ifndef CONFIG_SYS_DDR_RAW_TIMING puts("Initializing....using SPD\n"); #endif dram_size = fsl_ddr_sdram(); #else /* DDR has been initialised by first stage boot loader */ dram_size = fsl_ddr_sdram_size(); #endif dram_size = setup_ddr_tlbs(dram_size / 0x100000); dram_size *= 0x100000; #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_XPL_BUILD) fsl_dp_resume(); #endif gd->ram_size = dram_size; return 0; } |