Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 | // SPDX-License-Identifier: GPL-2.0 /* * Copyright (C) ASPEED Technology Inc. * Billy Tsai <billy_tsai@aspeedtech.com> */ #include <asm/io.h> #include <asm/gpio.h> #include <config.h> #include <clk.h> #include <dm.h> #include <dm/device_compat.h> #include <asm/io.h> #include <linux/bug.h> #include <linux/sizes.h> #include <linux/bitfield.h> #include <linux/bitops.h> #define ASPEED_SGPIO_CTRL 0x54 #define ASPEED_SGPIO_CLK_DIV_MASK GENMASK(31, 16) #define ASPEED_SGPIO_ENABLE BIT(0) #define ASPEED_SGPIO_PINS_SHIFT 6 struct aspeed_sgpio_priv { void *base; struct clk pclk; const struct aspeed_sgpio_pdata *pdata; }; struct aspeed_sgpio_pdata { const u32 pin_mask; const struct aspeed_sgpio_llops *llops; }; struct aspeed_sgpio_bank { u16 val_regs; u16 rdata_reg; u16 tolerance_regs; const char names[4][3]; }; /* * Note: The "value" register returns the input value when the GPIO is * configured as an input. * * The "rdata" register returns the output value when the GPIO is * configured as an output. */ static const struct aspeed_sgpio_bank aspeed_sgpio_banks[] = { { .val_regs = 0x0000, .rdata_reg = 0x0070, .tolerance_regs = 0x0018, .names = { "A", "B", "C", "D" }, }, { .val_regs = 0x001C, .rdata_reg = 0x0074, .tolerance_regs = 0x0034, .names = { "E", "F", "G", "H" }, }, { .val_regs = 0x0038, .rdata_reg = 0x0078, .tolerance_regs = 0x0050, .names = { "I", "J", "K", "L" }, }, { .val_regs = 0x0090, .rdata_reg = 0x007C, .tolerance_regs = 0x00A8, .names = { "M", "N", "O", "P" }, }, }; enum aspeed_sgpio_reg { reg_val, reg_rdata, reg_tolerance, }; struct aspeed_sgpio_llops { void (*reg_bit_set)(struct aspeed_sgpio_priv *gpio, unsigned int offset, const enum aspeed_sgpio_reg reg, bool val); bool (*reg_bit_get)(struct aspeed_sgpio_priv *gpio, unsigned int offset, const enum aspeed_sgpio_reg reg); }; #define GPIO_VAL_VALUE 0x00 static void __iomem *bank_reg(struct aspeed_sgpio_priv *gpio, const struct aspeed_sgpio_bank *bank, const enum aspeed_sgpio_reg reg) { switch (reg) { case reg_val: return gpio->base + bank->val_regs + GPIO_VAL_VALUE; case reg_rdata: return gpio->base + bank->rdata_reg; case reg_tolerance: return gpio->base + bank->tolerance_regs; default: /* acturally if code runs to here, it's an error case */ BUG(); } } #define GPIO_BANK(x) ((x) >> 6) #define GPIO_OFFSET(x) ((x) & GENMASK(5, 0)) #define GPIO_BIT(x) BIT(GPIO_OFFSET(x) >> 1) static const struct aspeed_sgpio_bank *to_bank(unsigned int offset) { unsigned int bank; bank = GPIO_BANK(offset); WARN_ON(bank >= ARRAY_SIZE(aspeed_sgpio_banks)); return &aspeed_sgpio_banks[bank]; } static bool aspeed_sgpio_is_input(unsigned int offset) { return !(offset % 2); } static int aspeed_sgpio_get_value(struct udevice *dev, unsigned int offset) { struct aspeed_sgpio_priv *gpio = dev_get_priv(dev); enum aspeed_sgpio_reg reg; reg = aspeed_sgpio_is_input(offset) ? reg_val : reg_rdata; return gpio->pdata->llops->reg_bit_get(gpio, offset, reg); } static int aspeed_sgpio_set_value(struct udevice *dev, unsigned int offset, int value) { struct aspeed_sgpio_priv *gpio = dev_get_priv(dev); if (aspeed_sgpio_is_input(offset)) return -EINVAL; gpio->pdata->llops->reg_bit_set(gpio, offset, reg_val, value); return 0; } static int aspeed_sgpio_direction_input(struct udevice *dev, unsigned int offset) { return aspeed_sgpio_is_input(offset) ? 0 : -EINVAL; } static int aspeed_sgpio_set_flags(struct udevice *dev, unsigned int offset, ulong flags) { int ret = -EOPNOTSUPP; if (flags & GPIOD_IS_OUT) { bool value = flags & GPIOD_IS_OUT_ACTIVE; ret = aspeed_sgpio_set_value(dev, offset, value); } else if (flags & GPIOD_IS_IN) { ret = aspeed_sgpio_direction_input(dev, offset); } return ret; } static int aspeed_sgpio_get_function(struct udevice *dev, unsigned int offset) { return aspeed_sgpio_is_input(offset) ? GPIOF_INPUT : GPIOF_OUTPUT; } static void aspeed_g4_reg_bit_set(struct aspeed_sgpio_priv *gpio, unsigned int offset, const enum aspeed_sgpio_reg reg, bool val) { const struct aspeed_sgpio_bank *bank = to_bank(offset); void __iomem *addr = bank_reg(gpio, bank, reg); u32 temp; if (reg == reg_val) /* Since this is an output, read the cached value from rdata, then update val. */ temp = readl(bank_reg(gpio, bank, reg_rdata)); else temp = readl(addr); if (val) temp |= GPIO_BIT(offset); else temp &= ~GPIO_BIT(offset); writel(temp, addr); } static bool aspeed_g4_reg_bit_get(struct aspeed_sgpio_priv *gpio, unsigned int offset, const enum aspeed_sgpio_reg reg) { const struct aspeed_sgpio_bank *bank = to_bank(offset); void __iomem *addr = bank_reg(gpio, bank, reg); return !!(readl(addr) & GPIO_BIT(offset)); } static const struct aspeed_sgpio_llops aspeed_g4_llops = { .reg_bit_set = aspeed_g4_reg_bit_set, .reg_bit_get = aspeed_g4_reg_bit_get, }; static const struct dm_gpio_ops aspeed_sgpio_ops = { .get_value = aspeed_sgpio_get_value, .set_value = aspeed_sgpio_set_value, .get_function = aspeed_sgpio_get_function, .set_flags = aspeed_sgpio_set_flags, }; static int aspeed_sgpio_probe(struct udevice *dev) { struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev); struct aspeed_sgpio_priv *priv = dev_get_priv(dev); u32 sgpio_freq, sgpio_clk_div, nr_gpios, gpio_cnt_regval, pin_mask; ulong apb_freq; int ret; priv->base = devfdt_get_addr_ptr(dev); if (IS_ERR(priv->base)) return PTR_ERR(priv->base); priv->pdata = (const struct aspeed_sgpio_pdata *)dev_get_driver_data(dev); if (!priv->pdata) return -EINVAL; pin_mask = priv->pdata->pin_mask; ret = ofnode_read_u32(dev_ofnode(dev), "ngpios", &nr_gpios); if (ret < 0) { dev_err(dev, "Could not read ngpios property\n"); return -EINVAL; } else if (nr_gpios % 8) { dev_err(dev, "Number of GPIOs not multiple of 8: %d\n", nr_gpios); return -EINVAL; } ret = ofnode_read_u32(dev_ofnode(dev), "bus-frequency", &sgpio_freq); if (ret < 0) { dev_err(dev, "Could not read bus-frequency property\n"); return -EINVAL; } ret = clk_get_by_index(dev, 0, &priv->pclk); if (ret < 0) { dev_err(dev, "get clock failed\n"); return ret; } apb_freq = clk_get_rate(&priv->pclk); /* * From the datasheet, * SGPIO period = 1/PCLK * 2 * (GPIO254[31:16] + 1) * period = 2 * (GPIO254[31:16] + 1) / PCLK * frequency = 1 / (2 * (GPIO254[31:16] + 1) / PCLK) * frequency = PCLK / (2 * (GPIO254[31:16] + 1)) * frequency * 2 * (GPIO254[31:16] + 1) = PCLK * GPIO254[31:16] = PCLK / (frequency * 2) - 1 */ if (sgpio_freq == 0) return -EINVAL; sgpio_clk_div = (apb_freq / (sgpio_freq * 2)) - 1; if (sgpio_clk_div > (1 << 16) - 1) return -EINVAL; gpio_cnt_regval = ((nr_gpios / 8) << ASPEED_SGPIO_PINS_SHIFT) & pin_mask; writel(FIELD_PREP(ASPEED_SGPIO_CLK_DIV_MASK, sgpio_clk_div) | gpio_cnt_regval | ASPEED_SGPIO_ENABLE, priv->base + ASPEED_SGPIO_CTRL); uc_priv->bank_name = dev->name; uc_priv->gpio_count = nr_gpios * 2; return 0; } static const struct aspeed_sgpio_pdata ast2400_sgpio_pdata = { .pin_mask = GENMASK(9, 6), .llops = &aspeed_g4_llops, }; static const struct aspeed_sgpio_pdata ast2600_sgpiom_pdata = { .pin_mask = GENMASK(10, 6), .llops = &aspeed_g4_llops, }; static const struct udevice_id aspeed_sgpio_ids[] = { { .compatible = "aspeed,ast2400-sgpio", .data = (ulong)&ast2400_sgpio_pdata, }, { .compatible = "aspeed,ast2500-sgpio", .data = (ulong)&ast2400_sgpio_pdata, }, { .compatible = "aspeed,ast2600-sgpiom", .data = (ulong)&ast2600_sgpiom_pdata, }, }; U_BOOT_DRIVER(sgpio_aspeed) = { .name = "sgpio-aspeed", .id = UCLASS_GPIO, .of_match = aspeed_sgpio_ids, .ops = &aspeed_sgpio_ops, .probe = aspeed_sgpio_probe, .priv_auto = sizeof(struct aspeed_sgpio_priv), }; |