Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 | // SPDX-License-Identifier: GPL-2.0+ /* * Qualcomm generic pmic gpio driver * * Based on the original qcom_spmi_pmic_gpio driver from: * Copyright (c) 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com> * * Updated from the Linux pinctrl-spmi-gpio driver from: * Copyright (c) 2012-2014, 2016-2021 The Linux Foundation. All rights reserved. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved. */ #include <dm.h> #include <dm/device-internal.h> #include <dm/lists.h> #include <dm/pinctrl.h> #include <dm/device_compat.h> #include <log.h> #include <power/pmic.h> #include <spmi/spmi.h> #include <asm/io.h> #include <stdlib.h> #include <asm/gpio.h> #include <linux/bitops.h> #include <dt-bindings/pinctrl/qcom,pmic-gpio.h> #define PMIC_MAX_GPIOS 36 #define PMIC_GPIO_ADDRESS_RANGE 0x100 /* type and subtype registers base address offsets */ #define PMIC_GPIO_REG_TYPE 0x4 #define PMIC_GPIO_REG_SUBTYPE 0x5 /* GPIO peripheral type and subtype out_values */ #define PMIC_GPIO_TYPE 0x10 #define PMIC_GPIO_SUBTYPE_GPIO_4CH 0x1 #define PMIC_GPIO_SUBTYPE_GPIOC_4CH 0x5 #define PMIC_GPIO_SUBTYPE_GPIO_8CH 0x9 #define PMIC_GPIO_SUBTYPE_GPIOC_8CH 0xd #define PMIC_GPIO_SUBTYPE_GPIO_LV 0x10 #define PMIC_GPIO_SUBTYPE_GPIO_MV 0x11 #define PMIC_GPIO_SUBTYPE_GPIO_LV_VIN2 0x12 #define PMIC_GPIO_SUBTYPE_GPIO_MV_VIN3 0x13 #define PMIC_MPP_REG_RT_STS 0x10 #define PMIC_MPP_REG_RT_STS_VAL_MASK 0x1 /* control register base address offsets */ #define PMIC_GPIO_REG_MODE_CTL 0x40 #define PMIC_GPIO_REG_DIG_VIN_CTL 0x41 #define PMIC_GPIO_REG_DIG_PULL_CTL 0x42 #define PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL 0x44 #define PMIC_GPIO_REG_DIG_IN_CTL 0x43 #define PMIC_GPIO_REG_DIG_OUT_CTL 0x45 #define PMIC_GPIO_REG_EN_CTL 0x46 #define PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL 0x4A /* PMIC_GPIO_REG_MODE_CTL */ #define PMIC_GPIO_REG_MODE_VALUE_SHIFT 0x1 #define PMIC_GPIO_REG_MODE_FUNCTION_SHIFT 1 #define PMIC_GPIO_REG_MODE_FUNCTION_MASK 0x7 #define PMIC_GPIO_REG_MODE_DIR_SHIFT 4 #define PMIC_GPIO_REG_MODE_DIR_MASK 0x7 #define PMIC_GPIO_MODE_DIGITAL_INPUT 0 #define PMIC_GPIO_MODE_DIGITAL_OUTPUT 1 #define PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT 2 #define PMIC_GPIO_MODE_ANALOG_PASS_THRU 3 #define PMIC_GPIO_REG_LV_MV_MODE_DIR_MASK 0x3 /* PMIC_GPIO_REG_DIG_VIN_CTL */ #define PMIC_GPIO_REG_VIN_SHIFT 0 #define PMIC_GPIO_REG_VIN_MASK 0x7 /* PMIC_GPIO_REG_DIG_PULL_CTL */ #define PMIC_GPIO_REG_PULL_SHIFT 0 #define PMIC_GPIO_REG_PULL_MASK 0x7 #define PMIC_GPIO_PULL_DOWN 4 #define PMIC_GPIO_PULL_DISABLE 5 /* PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL for LV/MV */ #define PMIC_GPIO_LV_MV_OUTPUT_INVERT 0x80 #define PMIC_GPIO_LV_MV_OUTPUT_INVERT_SHIFT 7 #define PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK 0xF /* PMIC_GPIO_REG_DIG_IN_CTL */ #define PMIC_GPIO_LV_MV_DIG_IN_DTEST_EN 0x80 #define PMIC_GPIO_LV_MV_DIG_IN_DTEST_SEL_MASK 0x7 #define PMIC_GPIO_DIG_IN_DTEST_SEL_MASK 0xf /* PMIC_GPIO_REG_DIG_OUT_CTL */ #define PMIC_GPIO_REG_OUT_STRENGTH_SHIFT 0 #define PMIC_GPIO_REG_OUT_STRENGTH_MASK 0x3 #define PMIC_GPIO_REG_OUT_TYPE_SHIFT 4 #define PMIC_GPIO_REG_OUT_TYPE_MASK 0x3 /* * Output type - indicates pin should be configured as push-pull, * open drain or open source. */ #define PMIC_GPIO_OUT_BUF_CMOS 0 #define PMIC_GPIO_OUT_BUF_OPEN_DRAIN_NMOS 1 #define PMIC_GPIO_OUT_BUF_OPEN_DRAIN_PMOS 2 #define PMIC_GPIO_OUT_STRENGTH_LOW 1 #define PMIC_GPIO_OUT_STRENGTH_HIGH 3 /* PMIC_GPIO_REG_EN_CTL */ #define PMIC_GPIO_REG_MASTER_EN_SHIFT 7 #define PMIC_GPIO_PHYSICAL_OFFSET 1 /* PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL */ #define PMIC_GPIO_LV_MV_ANA_MUX_SEL_MASK 0x3 /* The index of each function in spmi_pmic_gpio_functions[] array */ enum spmi_pmic_gpio_func_index { PMIC_GPIO_FUNC_INDEX_NORMAL, PMIC_GPIO_FUNC_INDEX_PAIRED, PMIC_GPIO_FUNC_INDEX_FUNC1, PMIC_GPIO_FUNC_INDEX_FUNC2, PMIC_GPIO_FUNC_INDEX_FUNC3, PMIC_GPIO_FUNC_INDEX_FUNC4, PMIC_GPIO_FUNC_INDEX_DTEST1, PMIC_GPIO_FUNC_INDEX_DTEST2, PMIC_GPIO_FUNC_INDEX_DTEST3, PMIC_GPIO_FUNC_INDEX_DTEST4, }; static const char *const spmi_pmic_gpio_functions[] = { [PMIC_GPIO_FUNC_INDEX_NORMAL] = PMIC_GPIO_FUNC_NORMAL, [PMIC_GPIO_FUNC_INDEX_PAIRED] = PMIC_GPIO_FUNC_PAIRED, [PMIC_GPIO_FUNC_INDEX_FUNC1] = PMIC_GPIO_FUNC_FUNC1, [PMIC_GPIO_FUNC_INDEX_FUNC2] = PMIC_GPIO_FUNC_FUNC2, [PMIC_GPIO_FUNC_INDEX_FUNC3] = PMIC_GPIO_FUNC_FUNC3, [PMIC_GPIO_FUNC_INDEX_FUNC4] = PMIC_GPIO_FUNC_FUNC4, [PMIC_GPIO_FUNC_INDEX_DTEST1] = PMIC_GPIO_FUNC_DTEST1, [PMIC_GPIO_FUNC_INDEX_DTEST2] = PMIC_GPIO_FUNC_DTEST2, [PMIC_GPIO_FUNC_INDEX_DTEST3] = PMIC_GPIO_FUNC_DTEST3, [PMIC_GPIO_FUNC_INDEX_DTEST4] = PMIC_GPIO_FUNC_DTEST4, }; /** * struct spmi_pmic_gpio_pad - keep current GPIO settings * @base: Address base in SPMI device. * @is_enabled: Set to false when GPIO should be put in high Z state. * @out_value: Cached pin output value * @have_buffer: Set to true if GPIO output could be configured in push-pull, * open-drain or open-source mode. * @output_enabled: Set to true if GPIO output logic is enabled. * @input_enabled: Set to true if GPIO input buffer logic is enabled. * @analog_pass: Set to true if GPIO is in analog-pass-through mode. * @lv_mv_type: Set to true if GPIO subtype is GPIO_LV(0x10) or GPIO_MV(0x11). * @num_sources: Number of power-sources supported by this GPIO. * @power_source: Current power-source used. * @buffer_type: Push-pull, open-drain or open-source. * @pullup: Constant current which flow trough GPIO output buffer. * @strength: No, Low, Medium, High * @function: See spmi_pmic_gpio_functions[] * @atest: the ATEST selection for GPIO analog-pass-through mode * @dtest_buffer: the DTEST buffer selection for digital input mode. */ struct spmi_pmic_gpio_pad { u16 base; bool is_enabled; bool out_value; bool have_buffer; bool output_enabled; bool input_enabled; bool analog_pass; bool lv_mv_type; unsigned int num_sources; unsigned int power_source; unsigned int buffer_type; unsigned int pullup; unsigned int strength; unsigned int function; unsigned int atest; unsigned int dtest_buffer; }; struct qcom_spmi_pmic_gpio_data { struct udevice *dev; u32 pid; /* Peripheral ID on SPMI bus */ struct udevice *pmic; /* Reference to pmic device for read/write */ u32 pin_count; struct spmi_pmic_gpio_pad *pads; }; static int qcom_spmi_pmic_pinctrl_pinconf_set(struct udevice *dev, unsigned int selector, unsigned int param, unsigned int arg); static int spmi_pmic_gpio_read(struct qcom_spmi_pmic_gpio_data *plat, struct spmi_pmic_gpio_pad *pad, unsigned int addr) { return pmic_reg_read(plat->pmic, pad->base + addr); } static int spmi_pmic_gpio_write(struct qcom_spmi_pmic_gpio_data *plat, struct spmi_pmic_gpio_pad *pad, unsigned int addr, unsigned int val) { return pmic_reg_write(plat->pmic, pad->base + addr, val); } static void spmi_pmic_gpio_get_state(struct qcom_spmi_pmic_gpio_data *plat, struct spmi_pmic_gpio_pad *pad, char *buf, int size) { int ret, val, function, cnt; static const char *const biases[] = { "pull-up 30uA", "pull-up 1.5uA", "pull-up 31.5uA", "pull-up 1.5uA + 30uA boost", "pull-down 10uA", "no pull" }; static const char *const buffer_types[] = { "push-pull", "open-drain", "open-source" }; static const char *const strengths[] = { "no", "low", "medium", "high" }; val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_EN_CTL); if (val < 0 || !(val >> PMIC_GPIO_REG_MASTER_EN_SHIFT)) { cnt = snprintf(buf, size, "disabled"); } else { if (pad->input_enabled) { ret = spmi_pmic_gpio_read(plat, pad, PMIC_MPP_REG_RT_STS); if (ret < 0) return; ret &= PMIC_MPP_REG_RT_STS_VAL_MASK; pad->out_value = ret; } /* * For the non-LV/MV subtypes only 2 special functions are * available, offsetting the dtest function values by 2. */ function = pad->function; if (!pad->lv_mv_type && pad->function >= PMIC_GPIO_FUNC_INDEX_FUNC3) function += PMIC_GPIO_FUNC_INDEX_DTEST1 - PMIC_GPIO_FUNC_INDEX_FUNC3; if (pad->analog_pass) cnt = snprintf(buf, size, "analog-pass"); else cnt = snprintf(buf, size, "%-4s", pad->output_enabled ? "out" : "in"); buf += cnt; size -= cnt; snprintf(buf, size, " %-4s %-7s vin-%d %-27s %-10s %-7s atest-%d dtest-%d", pad->out_value ? "high" : "low", spmi_pmic_gpio_functions[function], pad->power_source, biases[pad->pullup], buffer_types[pad->buffer_type], strengths[pad->strength], pad->atest, pad->dtest_buffer); } } static int qcom_spmi_pmic_gpio_set(struct qcom_spmi_pmic_gpio_data *plat, struct spmi_pmic_gpio_pad *pad) { unsigned int val; int ret; val = pad->power_source << PMIC_GPIO_REG_VIN_SHIFT; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_DIG_VIN_CTL, val); if (ret < 0) return ret; val = pad->pullup << PMIC_GPIO_REG_PULL_SHIFT; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_DIG_PULL_CTL, val); if (ret < 0) return ret; val = pad->buffer_type << PMIC_GPIO_REG_OUT_TYPE_SHIFT; val |= pad->strength << PMIC_GPIO_REG_OUT_STRENGTH_SHIFT; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_DIG_OUT_CTL, val); if (ret < 0) return ret; if (pad->dtest_buffer == 0) { val = 0; } else { if (pad->lv_mv_type) { val = pad->dtest_buffer - 1; val |= PMIC_GPIO_LV_MV_DIG_IN_DTEST_EN; } else { val = BIT(pad->dtest_buffer - 1); } } ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_DIG_IN_CTL, val); if (ret < 0) return ret; if (pad->analog_pass) val = PMIC_GPIO_MODE_ANALOG_PASS_THRU; else if (pad->output_enabled && pad->input_enabled) val = PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT; else if (pad->output_enabled) val = PMIC_GPIO_MODE_DIGITAL_OUTPUT; else val = PMIC_GPIO_MODE_DIGITAL_INPUT; if (pad->lv_mv_type) { ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_MODE_CTL, val); if (ret < 0) return ret; val = pad->atest - 1; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL, val); if (ret < 0) return ret; val = pad->out_value << PMIC_GPIO_LV_MV_OUTPUT_INVERT_SHIFT; val |= pad->function & PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL, val); if (ret < 0) return ret; } else { val = val << PMIC_GPIO_REG_MODE_DIR_SHIFT; val |= pad->function << PMIC_GPIO_REG_MODE_FUNCTION_SHIFT; val |= pad->out_value & PMIC_GPIO_REG_MODE_VALUE_SHIFT; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_MODE_CTL, val); if (ret < 0) return ret; } val = pad->is_enabled << PMIC_GPIO_REG_MASTER_EN_SHIFT; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_EN_CTL, val); if (ret) return ret; return 0; } static int spmi_pmic_gpio_populate(struct qcom_spmi_pmic_gpio_data *plat, struct spmi_pmic_gpio_pad *pad) { int type, subtype, val, dir; type = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_TYPE); if (type < 0) return type; if (type != PMIC_GPIO_TYPE) { dev_err(plat->dev, "incorrect block type 0x%x at 0x%x\n", type, pad->base); return -ENODEV; } subtype = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_SUBTYPE); if (subtype < 0) return subtype; switch (subtype) { case PMIC_GPIO_SUBTYPE_GPIO_4CH: pad->have_buffer = true; fallthrough; case PMIC_GPIO_SUBTYPE_GPIOC_4CH: pad->num_sources = 4; break; case PMIC_GPIO_SUBTYPE_GPIO_8CH: pad->have_buffer = true; fallthrough; case PMIC_GPIO_SUBTYPE_GPIOC_8CH: pad->num_sources = 8; break; case PMIC_GPIO_SUBTYPE_GPIO_LV: pad->num_sources = 1; pad->have_buffer = true; pad->lv_mv_type = true; break; case PMIC_GPIO_SUBTYPE_GPIO_MV: pad->num_sources = 2; pad->have_buffer = true; pad->lv_mv_type = true; break; case PMIC_GPIO_SUBTYPE_GPIO_LV_VIN2: pad->num_sources = 2; pad->have_buffer = true; pad->lv_mv_type = true; break; case PMIC_GPIO_SUBTYPE_GPIO_MV_VIN3: pad->num_sources = 3; pad->have_buffer = true; pad->lv_mv_type = true; break; default: dev_err(plat->dev, "unknown GPIO type 0x%x\n", subtype); return -ENODEV; } if (pad->lv_mv_type) { val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL); if (val < 0) return val; pad->out_value = !!(val & PMIC_GPIO_LV_MV_OUTPUT_INVERT); pad->function = val & PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK; val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_MODE_CTL); if (val < 0) return val; dir = val & PMIC_GPIO_REG_LV_MV_MODE_DIR_MASK; } else { val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_MODE_CTL); if (val < 0) return val; pad->out_value = val & PMIC_GPIO_REG_MODE_VALUE_SHIFT; dir = val >> PMIC_GPIO_REG_MODE_DIR_SHIFT; dir &= PMIC_GPIO_REG_MODE_DIR_MASK; pad->function = val >> PMIC_GPIO_REG_MODE_FUNCTION_SHIFT; pad->function &= PMIC_GPIO_REG_MODE_FUNCTION_MASK; } switch (dir) { case PMIC_GPIO_MODE_DIGITAL_INPUT: pad->input_enabled = true; pad->output_enabled = false; break; case PMIC_GPIO_MODE_DIGITAL_OUTPUT: pad->input_enabled = false; pad->output_enabled = true; break; case PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT: pad->input_enabled = true; pad->output_enabled = true; break; case PMIC_GPIO_MODE_ANALOG_PASS_THRU: if (!pad->lv_mv_type) return -ENODEV; pad->analog_pass = true; break; default: dev_err(plat->dev, "unknown GPIO direction\n"); return -ENODEV; } val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_DIG_VIN_CTL); if (val < 0) return val; pad->power_source = val >> PMIC_GPIO_REG_VIN_SHIFT; pad->power_source &= PMIC_GPIO_REG_VIN_MASK; val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_DIG_PULL_CTL); if (val < 0) return val; pad->pullup = val >> PMIC_GPIO_REG_PULL_SHIFT; pad->pullup &= PMIC_GPIO_REG_PULL_MASK; val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_DIG_IN_CTL); if (val < 0) return val; if (pad->lv_mv_type && (val & PMIC_GPIO_LV_MV_DIG_IN_DTEST_EN)) pad->dtest_buffer = (val & PMIC_GPIO_LV_MV_DIG_IN_DTEST_SEL_MASK) + 1; else if (!pad->lv_mv_type) pad->dtest_buffer = ffs(val); else pad->dtest_buffer = 0; val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_DIG_OUT_CTL); if (val < 0) return val; pad->strength = val >> PMIC_GPIO_REG_OUT_STRENGTH_SHIFT; pad->strength &= PMIC_GPIO_REG_OUT_STRENGTH_MASK; pad->buffer_type = val >> PMIC_GPIO_REG_OUT_TYPE_SHIFT; pad->buffer_type &= PMIC_GPIO_REG_OUT_TYPE_MASK; if (pad->lv_mv_type) { val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL); if (val < 0) return val; pad->atest = (val & PMIC_GPIO_LV_MV_ANA_MUX_SEL_MASK) + 1; } /* Pin could be disabled with PIN_CONFIG_BIAS_HIGH_IMPEDANCE */ pad->is_enabled = true; return 0; } static int qcom_spmi_pmic_gpio_set_flags(struct udevice *dev, unsigned int offset, ulong flags) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct spmi_pmic_gpio_pad *pad; if (offset >= plat->pin_count) return -EINVAL; pad = &plat->pads[offset]; pad->input_enabled = flags & GPIOD_IS_IN; pad->output_enabled = flags & GPIOD_IS_OUT; if (pad->output_enabled) { pad->out_value = flags & GPIOD_IS_OUT_ACTIVE; if ((flags & GPIOD_OPEN_DRAIN) && pad->have_buffer) pad->buffer_type = PMIC_GPIO_OUT_BUF_OPEN_DRAIN_NMOS; else if ((flags & GPIOD_OPEN_SOURCE) && pad->have_buffer) pad->buffer_type = PMIC_GPIO_OUT_BUF_OPEN_DRAIN_PMOS; else pad->buffer_type = PMIC_GPIO_OUT_BUF_CMOS; } if (flags & GPIOD_PULL_UP) pad->pullup = PMIC_GPIO_PULL_UP_30; else if (flags & GPIOD_PULL_DOWN) pad->pullup = PMIC_GPIO_PULL_DOWN; return qcom_spmi_pmic_gpio_set(plat, pad); } static int qcom_spmi_pmic_gpio_get_flags(struct udevice *dev, unsigned int offset, ulong *flagsp) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct spmi_pmic_gpio_pad *pad; ulong flags = 0; if (offset >= plat->pin_count) return -EINVAL; pad = &plat->pads[offset]; if (pad->input_enabled) flags |= GPIOD_IS_IN; if (pad->output_enabled) { flags |= GPIOD_IS_OUT; if (pad->out_value) flags |= GPIOD_IS_OUT_ACTIVE; switch (pad->buffer_type) { case PMIC_GPIO_OUT_BUF_OPEN_DRAIN_NMOS: flags |= GPIOD_OPEN_DRAIN; break; case PMIC_GPIO_OUT_BUF_OPEN_DRAIN_PMOS: flags |= GPIOD_OPEN_SOURCE; break; } } if (pad->pullup == PMIC_GPIO_PULL_DOWN) flags |= GPIOD_PULL_DOWN; else if (pad->pullup != PMIC_GPIO_PULL_DISABLE) flags |= GPIOD_PULL_UP; if (pad->analog_pass) flags |= GPIOD_IS_AF; *flagsp = flags; return 0; } static int qcom_spmi_pmic_gpio_get_value(struct udevice *dev, unsigned int offset) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct spmi_pmic_gpio_pad *pad; int ret; if (offset >= plat->pin_count) return -EINVAL; pad = &plat->pads[offset]; if (!pad->is_enabled) return -EINVAL; if (pad->input_enabled) { ret = spmi_pmic_gpio_read(plat, pad, PMIC_MPP_REG_RT_STS); if (ret < 0) return ret; pad->out_value = ret & PMIC_MPP_REG_RT_STS_VAL_MASK; } return !!pad->out_value; } static int qcom_spmi_pmic_gpio_get_function(struct udevice *dev, unsigned int offset) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct spmi_pmic_gpio_pad *pad; int val; if (offset >= plat->pin_count) return GPIOF_UNKNOWN; pad = &plat->pads[offset]; val = spmi_pmic_gpio_read(plat, pad, PMIC_GPIO_REG_EN_CTL); if (!(val >> PMIC_GPIO_REG_MASTER_EN_SHIFT)) return GPIOF_UNKNOWN; else if (pad->analog_pass) return GPIOF_FUNC; else if (pad->output_enabled) return GPIOF_OUTPUT; return GPIOF_INPUT; } static int qcom_spmi_pmic_gpio_xlate(struct udevice *dev, struct gpio_desc *desc, struct ofnode_phandle_args *args) { struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev); if (args->args_count < 1) return -EINVAL; /* GPIOs in DT are 1-based */ desc->offset = args->args[0] - 1; if (desc->offset >= uc_priv->gpio_count) return -EINVAL; if (args->args_count < 2) return 0; desc->flags = gpio_flags_xlate(args->args[1]); return 0; } static const struct dm_gpio_ops qcom_spmi_pmic_gpio_ops = { .set_flags = qcom_spmi_pmic_gpio_set_flags, .get_flags = qcom_spmi_pmic_gpio_get_flags, .get_value = qcom_spmi_pmic_gpio_get_value, .get_function = qcom_spmi_pmic_gpio_get_function, .xlate = qcom_spmi_pmic_gpio_xlate, }; static int qcom_spmi_pmic_gpio_bind(struct udevice *dev) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct udevice *child; struct driver *drv; int ret; drv = lists_driver_lookup_name("qcom_spmi_pmic_pinctrl"); if (!drv) { log_warning("Cannot find driver '%s'\n", "qcom_spmi_pmic_pinctrl"); return -ENOENT; } /* Bind the GPIO driver as a child of the PMIC. */ ret = device_bind_with_driver_data(dev, drv, dev->name, 0, dev_ofnode(dev), &child); if (ret) return log_msg_ret("bind", ret); dev_set_plat(child, plat); return 0; } static int qcom_spmi_pmic_gpio_probe(struct udevice *dev) { struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev); struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct ofnode_phandle_args args; int i, ret; u64 pid; plat->dev = dev; plat->pmic = dev->parent; pid = dev_read_addr(dev); if (pid == FDT_ADDR_T_NONE) return log_msg_ret("bad address", -EINVAL); plat->pid = pid; /* * Parse basic GPIO count specified via the gpio-ranges property * as specified in upstream devicetrees */ ret = ofnode_parse_phandle_with_args(dev_ofnode(dev), "gpio-ranges", NULL, 3, 0, &args); if (ret) return log_msg_ret("gpio-ranges", ret); plat->pin_count = min_t(u32, args.args[2], PMIC_MAX_GPIOS); uc_priv->gpio_count = plat->pin_count; uc_priv->bank_name = strchr(dev_read_string(dev, "compatible"), ','); if (uc_priv->bank_name) uc_priv->bank_name += 1; /* skip the , */ else uc_priv->bank_name = dev->name; plat->pads = calloc(plat->pin_count, sizeof(struct spmi_pmic_gpio_pad)); if (!plat->pads) return -ENOMEM; for (i = 0; i < plat->pin_count; ++i) { struct spmi_pmic_gpio_pad *pad = &plat->pads[i]; pad->base = plat->pid + i * PMIC_GPIO_ADDRESS_RANGE; ret = spmi_pmic_gpio_populate(plat, pad); if (ret < 0) return ret; } return 0; } static const struct udevice_id qcom_spmi_pmic_gpio_ids[] = { { .compatible = "qcom,pm6150l-gpio" }, { .compatible = "qcom,pm6350-gpio" }, { .compatible = "qcom,pm660l-gpio" }, { .compatible = "qcom,pm7325-gpio" }, { .compatible = "qcom,pm8550-gpio" }, { .compatible = "qcom,pm8550b-gpio" }, { .compatible = "qcom,pm8550ve-gpio" }, { .compatible = "qcom,pm8550vs-gpio" }, { .compatible = "qcom,pmk8550-gpio" }, { .compatible = "qcom,pmr735d-gpio" }, { } }; U_BOOT_DRIVER(qcom_spmi_pmic_gpio) = { .name = "qcom_spmi_pmic_gpio", .id = UCLASS_GPIO, .of_match = qcom_spmi_pmic_gpio_ids, .bind = qcom_spmi_pmic_gpio_bind, .probe = qcom_spmi_pmic_gpio_probe, .ops = &qcom_spmi_pmic_gpio_ops, .plat_auto = sizeof(struct qcom_spmi_pmic_gpio_data), .flags = DM_FLAG_ALLOC_PDATA, }; /* Qualcomm specific pin configurations */ #define PMIC_GPIO_CONF_PULL_UP (PIN_CONFIG_END + 1) #define PMIC_GPIO_CONF_STRENGTH (PIN_CONFIG_END + 2) #define PMIC_GPIO_CONF_ATEST (PIN_CONFIG_END + 3) #define PMIC_GPIO_CONF_ANALOG_PASS (PIN_CONFIG_END + 4) #define PMIC_GPIO_CONF_DTEST_BUFFER (PIN_CONFIG_END + 5) static const struct pinconf_param qcom_spmi_pmic_pinctrl_conf_params[] = { { "drive-push-pull", PIN_CONFIG_DRIVE_PUSH_PULL, 0 }, { "drive-open-drain", PIN_CONFIG_DRIVE_OPEN_DRAIN, 0 }, { "drive-open-source", PIN_CONFIG_DRIVE_OPEN_SOURCE, 0 }, { "bias-disable", PIN_CONFIG_BIAS_DISABLE, 0 }, { "bias-pull-up", PIN_CONFIG_BIAS_PULL_UP, PMIC_GPIO_PULL_UP_30 }, { "bias-pull-down", PIN_CONFIG_BIAS_PULL_UP, 0 }, { "bias-high-impedance", PIN_CONFIG_BIAS_HIGH_IMPEDANCE, 0 }, { "power-source", PIN_CONFIG_POWER_SOURCE, 0 }, { "input-disable", PIN_CONFIG_INPUT_ENABLE, 0 }, { "input-enable", PIN_CONFIG_INPUT_ENABLE, 1 }, { "output-disable", PIN_CONFIG_OUTPUT_ENABLE, 0 }, { "output-enable", PIN_CONFIG_OUTPUT_ENABLE, 1 }, { "output-high", PIN_CONFIG_OUTPUT, 1 }, { "output-low", PIN_CONFIG_OUTPUT, 0 }, { "qcom,pull-up-strength", PMIC_GPIO_CONF_PULL_UP, 0}, { "qcom,drive-strength", PMIC_GPIO_CONF_STRENGTH, 0}, { "qcom,atest", PMIC_GPIO_CONF_ATEST, 0}, { "qcom,analog-pass", PMIC_GPIO_CONF_ANALOG_PASS, 0}, { "qcom,dtest-buffer", PMIC_GPIO_CONF_DTEST_BUFFER, 0}, }; static int qcom_spmi_pmic_pinctrl_get_pins_count(struct udevice *dev) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); return plat->pin_count; } static const char *qcom_spmi_pmic_pinctrl_get_pin_name(struct udevice *dev, unsigned int selector) { static char name[8]; /* DT indexes from 1 */ snprintf(name, sizeof(name), "gpio%u", selector + 1); return name; } static int qcom_spmi_pmic_pinctrl_get_pin_muxing(struct udevice *dev, unsigned int selector, char *buf, int size) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct spmi_pmic_gpio_pad *pad; if (selector >= plat->pin_count) return -EINVAL; pad = &plat->pads[selector]; spmi_pmic_gpio_get_state(plat, pad, buf, size); return 0; } static int qcom_spmi_pmic_pinctrl_pinconf_set(struct udevice *dev, unsigned int selector, unsigned int param, unsigned int arg) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct spmi_pmic_gpio_pad *pad; if (selector >= plat->pin_count) return -EINVAL; pad = &plat->pads[selector]; pad->is_enabled = true; switch (param) { case PIN_CONFIG_DRIVE_PUSH_PULL: pad->buffer_type = PMIC_GPIO_OUT_BUF_CMOS; break; case PIN_CONFIG_DRIVE_OPEN_DRAIN: if (!pad->have_buffer) return -EINVAL; pad->buffer_type = PMIC_GPIO_OUT_BUF_OPEN_DRAIN_NMOS; break; case PIN_CONFIG_DRIVE_OPEN_SOURCE: if (!pad->have_buffer) return -EINVAL; pad->buffer_type = PMIC_GPIO_OUT_BUF_OPEN_DRAIN_PMOS; break; case PIN_CONFIG_BIAS_DISABLE: pad->pullup = PMIC_GPIO_PULL_DISABLE; break; case PIN_CONFIG_BIAS_PULL_UP: pad->pullup = PMIC_GPIO_PULL_UP_30; break; case PIN_CONFIG_BIAS_PULL_DOWN: if (arg) pad->pullup = PMIC_GPIO_PULL_DOWN; else pad->pullup = PMIC_GPIO_PULL_DISABLE; break; case PIN_CONFIG_BIAS_HIGH_IMPEDANCE: pad->is_enabled = false; break; case PIN_CONFIG_POWER_SOURCE: if (arg >= pad->num_sources) return -EINVAL; pad->power_source = arg; break; case PIN_CONFIG_INPUT_ENABLE: pad->input_enabled = arg ? true : false; break; case PIN_CONFIG_OUTPUT_ENABLE: pad->output_enabled = arg ? true : false; break; case PIN_CONFIG_OUTPUT: pad->output_enabled = true; pad->out_value = arg; break; case PMIC_GPIO_CONF_PULL_UP: if (arg > PMIC_GPIO_PULL_UP_1P5_30) return -EINVAL; pad->pullup = arg; break; case PMIC_GPIO_CONF_STRENGTH: if (arg > PMIC_GPIO_STRENGTH_LOW) return -EINVAL; switch (arg) { case PMIC_GPIO_STRENGTH_HIGH: pad->strength = PMIC_GPIO_OUT_STRENGTH_HIGH; break; case PMIC_GPIO_STRENGTH_LOW: pad->strength = PMIC_GPIO_OUT_STRENGTH_LOW; break; default: pad->strength = arg; break; } break; case PMIC_GPIO_CONF_ATEST: if (!pad->lv_mv_type || arg > 4) return -EINVAL; pad->atest = arg; break; case PMIC_GPIO_CONF_ANALOG_PASS: if (!pad->lv_mv_type) return -EINVAL; pad->analog_pass = true; break; case PMIC_GPIO_CONF_DTEST_BUFFER: if (arg > 4) return -EINVAL; pad->dtest_buffer = arg; break; default: return -EINVAL; } return qcom_spmi_pmic_gpio_set(plat, pad); } static const char *qcom_spmi_pmic_pinctrl_get_function_name(struct udevice *dev, unsigned int selector) { if (selector >= ARRAY_SIZE(spmi_pmic_gpio_functions)) return NULL; return spmi_pmic_gpio_functions[selector]; } static int qcom_spmi_pmic_pinctrl_get_functions_count(struct udevice *dev) { return ARRAY_SIZE(spmi_pmic_gpio_functions); } static int qcom_spmi_pmic_pinctrl_pinmux_set_mux(struct udevice *dev, unsigned int selector, unsigned int function) { struct qcom_spmi_pmic_gpio_data *plat = dev_get_plat(dev); struct spmi_pmic_gpio_pad *pad; unsigned int val; int ret; if (selector >= plat->pin_count) return -EINVAL; pad = &plat->pads[selector]; /* * Non-LV/MV subtypes only support 2 special functions, * offsetting the dtestx function values by 2 */ if (!pad->lv_mv_type) { if (function == PMIC_GPIO_FUNC_INDEX_FUNC3 || function == PMIC_GPIO_FUNC_INDEX_FUNC4) { pr_err("LV/MV subtype doesn't have func3/func4\n"); return -EINVAL; } if (function >= PMIC_GPIO_FUNC_INDEX_DTEST1) function -= (PMIC_GPIO_FUNC_INDEX_DTEST1 - PMIC_GPIO_FUNC_INDEX_FUNC3); } pad->function = function; if (pad->analog_pass) val = PMIC_GPIO_MODE_ANALOG_PASS_THRU; else if (pad->output_enabled && pad->input_enabled) val = PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT; else if (pad->output_enabled) val = PMIC_GPIO_MODE_DIGITAL_OUTPUT; else val = PMIC_GPIO_MODE_DIGITAL_INPUT; if (pad->lv_mv_type) { ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_MODE_CTL, val); if (ret < 0) return ret; val = pad->atest - 1; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL, val); if (ret < 0) return ret; val = pad->out_value << PMIC_GPIO_LV_MV_OUTPUT_INVERT_SHIFT; val |= pad->function & PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL, val); if (ret < 0) return ret; } else { val = val << PMIC_GPIO_REG_MODE_DIR_SHIFT; val |= pad->function << PMIC_GPIO_REG_MODE_FUNCTION_SHIFT; val |= pad->out_value & PMIC_GPIO_REG_MODE_VALUE_SHIFT; ret = spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_MODE_CTL, val); if (ret < 0) return ret; } val = pad->is_enabled << PMIC_GPIO_REG_MASTER_EN_SHIFT; return spmi_pmic_gpio_write(plat, pad, PMIC_GPIO_REG_EN_CTL, val); } struct pinctrl_ops qcom_spmi_pmic_pinctrl_ops = { .get_pins_count = qcom_spmi_pmic_pinctrl_get_pins_count, .get_pin_name = qcom_spmi_pmic_pinctrl_get_pin_name, .set_state = pinctrl_generic_set_state, .pinconf_num_params = ARRAY_SIZE(qcom_spmi_pmic_pinctrl_conf_params), .pinconf_params = qcom_spmi_pmic_pinctrl_conf_params, .pinconf_set = qcom_spmi_pmic_pinctrl_pinconf_set, .get_function_name = qcom_spmi_pmic_pinctrl_get_function_name, .get_functions_count = qcom_spmi_pmic_pinctrl_get_functions_count, .pinmux_set = qcom_spmi_pmic_pinctrl_pinmux_set_mux, .get_pin_muxing = qcom_spmi_pmic_pinctrl_get_pin_muxing, }; U_BOOT_DRIVER(qcom_spmi_pmic_pinctrl) = { .name = "qcom_spmi_pmic_pinctrl", .id = UCLASS_PINCTRL, .ops = &qcom_spmi_pmic_pinctrl_ops, }; |