Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2017, STMicroelectronics - All Rights Reserved * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics. */ #define LOG_CATEGORY UCLASS_GPIO #include <clk.h> #include <dm.h> #include <fdtdec.h> #include <log.h> #include <asm/arch/stm32.h> #include <asm/gpio.h> #include <asm/io.h> #include <dm/device_compat.h> #include <linux/bitops.h> #include <linux/errno.h> #include <linux/io.h> #include "stm32_gpio_priv.h" #define STM32_GPIOS_PER_BANK 16 #define MODE_BITS(gpio_pin) ((gpio_pin) * 2) #define MODE_BITS_MASK 3 #define BSRR_BIT(gpio_pin, value) BIT((gpio_pin) + (value ? 0 : 16)) #define PUPD_BITS(gpio_pin) ((gpio_pin) * 2) #define PUPD_MASK 3 #define OTYPE_BITS(gpio_pin) (gpio_pin) #define OTYPE_MSK 1 static void stm32_gpio_set_moder(struct stm32_gpio_regs *regs, int idx, int mode) { int bits_index; int mask; bits_index = MODE_BITS(idx); mask = MODE_BITS_MASK << bits_index; clrsetbits_le32(®s->moder, mask, mode << bits_index); } static int stm32_gpio_get_moder(struct stm32_gpio_regs *regs, int idx) { return (readl(®s->moder) >> MODE_BITS(idx)) & MODE_BITS_MASK; } static void stm32_gpio_set_otype(struct stm32_gpio_regs *regs, int idx, enum stm32_gpio_otype otype) { int bits; bits = OTYPE_BITS(idx); clrsetbits_le32(®s->otyper, OTYPE_MSK << bits, otype << bits); } static enum stm32_gpio_otype stm32_gpio_get_otype(struct stm32_gpio_regs *regs, int idx) { return (readl(®s->otyper) >> OTYPE_BITS(idx)) & OTYPE_MSK; } static void stm32_gpio_set_pupd(struct stm32_gpio_regs *regs, int idx, enum stm32_gpio_pupd pupd) { int bits; bits = PUPD_BITS(idx); clrsetbits_le32(®s->pupdr, PUPD_MASK << bits, pupd << bits); } static enum stm32_gpio_pupd stm32_gpio_get_pupd(struct stm32_gpio_regs *regs, int idx) { return (readl(®s->pupdr) >> PUPD_BITS(idx)) & PUPD_MASK; } static bool stm32_gpio_is_mapped(struct udevice *dev, int offset) { struct stm32_gpio_priv *priv = dev_get_priv(dev); return !!(priv->gpio_range & BIT(offset)); } static int stm32_gpio_direction_input(struct udevice *dev, unsigned offset) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct stm32_gpio_regs *regs = priv->regs; if (!stm32_gpio_is_mapped(dev, offset)) return -ENXIO; stm32_gpio_set_moder(regs, offset, STM32_GPIO_MODE_IN); return 0; } static int stm32_gpio_direction_output(struct udevice *dev, unsigned offset, int value) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct stm32_gpio_regs *regs = priv->regs; if (!stm32_gpio_is_mapped(dev, offset)) return -ENXIO; stm32_gpio_set_moder(regs, offset, STM32_GPIO_MODE_OUT); writel(BSRR_BIT(offset, value), ®s->bsrr); return 0; } static int stm32_gpio_get_value(struct udevice *dev, unsigned offset) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct stm32_gpio_regs *regs = priv->regs; if (!stm32_gpio_is_mapped(dev, offset)) return -ENXIO; return readl(®s->idr) & BIT(offset) ? 1 : 0; } static int stm32_gpio_set_value(struct udevice *dev, unsigned offset, int value) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct stm32_gpio_regs *regs = priv->regs; if (!stm32_gpio_is_mapped(dev, offset)) return -ENXIO; writel(BSRR_BIT(offset, value), ®s->bsrr); return 0; } static int stm32_gpio_get_function(struct udevice *dev, unsigned int offset) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct stm32_gpio_regs *regs = priv->regs; int bits_index; int mask; u32 mode; if (!stm32_gpio_is_mapped(dev, offset)) return GPIOF_UNKNOWN; bits_index = MODE_BITS(offset); mask = MODE_BITS_MASK << bits_index; mode = (readl(®s->moder) & mask) >> bits_index; if (mode == STM32_GPIO_MODE_OUT) return GPIOF_OUTPUT; if (mode == STM32_GPIO_MODE_IN) return GPIOF_INPUT; if (mode == STM32_GPIO_MODE_AN) return GPIOF_UNUSED; return GPIOF_FUNC; } static int stm32_gpio_set_flags(struct udevice *dev, unsigned int offset, ulong flags) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct stm32_gpio_regs *regs = priv->regs; if (!stm32_gpio_is_mapped(dev, offset)) return -ENXIO; if (flags & GPIOD_IS_OUT) { bool value = flags & GPIOD_IS_OUT_ACTIVE; if (flags & GPIOD_OPEN_DRAIN) stm32_gpio_set_otype(regs, offset, STM32_GPIO_OTYPE_OD); else stm32_gpio_set_otype(regs, offset, STM32_GPIO_OTYPE_PP); stm32_gpio_set_moder(regs, offset, STM32_GPIO_MODE_OUT); writel(BSRR_BIT(offset, value), ®s->bsrr); } else if (flags & GPIOD_IS_IN) { stm32_gpio_set_moder(regs, offset, STM32_GPIO_MODE_IN); } if (flags & GPIOD_PULL_UP) stm32_gpio_set_pupd(regs, offset, STM32_GPIO_PUPD_UP); else if (flags & GPIOD_PULL_DOWN) stm32_gpio_set_pupd(regs, offset, STM32_GPIO_PUPD_DOWN); return 0; } static int stm32_gpio_get_flags(struct udevice *dev, unsigned int offset, ulong *flagsp) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct stm32_gpio_regs *regs = priv->regs; ulong dir_flags = 0; if (!stm32_gpio_is_mapped(dev, offset)) return -ENXIO; switch (stm32_gpio_get_moder(regs, offset)) { case STM32_GPIO_MODE_OUT: dir_flags |= GPIOD_IS_OUT; if (stm32_gpio_get_otype(regs, offset) == STM32_GPIO_OTYPE_OD) dir_flags |= GPIOD_OPEN_DRAIN; if (readl(®s->idr) & BIT(offset)) dir_flags |= GPIOD_IS_OUT_ACTIVE; break; case STM32_GPIO_MODE_IN: dir_flags |= GPIOD_IS_IN; break; default: break; } switch (stm32_gpio_get_pupd(regs, offset)) { case STM32_GPIO_PUPD_UP: dir_flags |= GPIOD_PULL_UP; break; case STM32_GPIO_PUPD_DOWN: dir_flags |= GPIOD_PULL_DOWN; break; default: break; } *flagsp = dir_flags; return 0; } static const struct dm_gpio_ops gpio_stm32_ops = { .direction_input = stm32_gpio_direction_input, .direction_output = stm32_gpio_direction_output, .get_value = stm32_gpio_get_value, .set_value = stm32_gpio_set_value, .get_function = stm32_gpio_get_function, .set_flags = stm32_gpio_set_flags, .get_flags = stm32_gpio_get_flags, }; static int gpio_stm32_probe(struct udevice *dev) { struct stm32_gpio_priv *priv = dev_get_priv(dev); struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev); struct ofnode_phandle_args args; const char *name; struct clk clk; fdt_addr_t addr; int ret, i; addr = dev_read_addr(dev); if (addr == FDT_ADDR_T_NONE) return -EINVAL; priv->regs = (struct stm32_gpio_regs *)addr; name = dev_read_string(dev, "st,bank-name"); if (!name) return -EINVAL; uc_priv->bank_name = name; i = 0; ret = dev_read_phandle_with_args(dev, "gpio-ranges", NULL, 3, i, &args); if (!ret && args.args_count < 3) return -EINVAL; uc_priv->gpio_count = STM32_GPIOS_PER_BANK; if (ret == -ENOENT) priv->gpio_range = GENMASK(STM32_GPIOS_PER_BANK - 1, 0); while (ret != -ENOENT) { priv->gpio_range |= GENMASK(args.args[2] + args.args[0] - 1, args.args[0]); ret = dev_read_phandle_with_args(dev, "gpio-ranges", NULL, 3, ++i, &args); if (!ret && args.args_count < 3) return -EINVAL; } dev_dbg(dev, "addr = 0x%p bank_name = %s gpio_count = %d gpio_range = 0x%x\n", (u32 *)priv->regs, uc_priv->bank_name, uc_priv->gpio_count, priv->gpio_range); ret = clk_get_by_index(dev, 0, &clk); if (ret < 0) return ret; ret = clk_enable(&clk); if (ret) { dev_err(dev, "failed to enable clock\n"); return ret; } dev_dbg(dev, "clock enabled\n"); return 0; } U_BOOT_DRIVER(gpio_stm32) = { .name = "gpio_stm32", .id = UCLASS_GPIO, .probe = gpio_stm32_probe, .ops = &gpio_stm32_ops, .flags = DM_UC_FLAG_SEQ_ALIAS, .priv_auto = sizeof(struct stm32_gpio_priv), }; |