Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 | // SPDX-License-Identifier: GPL-2.0+ /* * NVIDIA Tegra20 GPIO handling. * (C) Copyright 2010-2012,2015 * NVIDIA Corporation <www.nvidia.com> */ /* * Based on (mostly copied from) kw_gpio.c based Linux 2.6 kernel driver. * Tom Warren (twarren@nvidia.com) */ #include <dm.h> #include <log.h> #include <malloc.h> #include <errno.h> #include <fdtdec.h> #include <asm/io.h> #include <asm/bitops.h> #include <asm/arch/tegra.h> #include <asm/gpio.h> #include <dm/device-internal.h> #include <dt-bindings/gpio/gpio.h> static const int CFG_SFIO = 0; static const int CFG_GPIO = 1; static const int DIRECTION_INPUT = 0; static const int DIRECTION_OUTPUT = 1; struct tegra_gpio_plat { struct gpio_ctlr_bank *bank; const char *port_name; /* Name of port, e.g. "B" */ int base_gpio; /* Port number for this port (0, 1,.., n-1) */ }; /* Information about each port at run-time */ struct tegra_port_info { struct gpio_ctlr_bank *bank; int base_gpio; /* Port number for this port (0, 1,.., n-1) */ }; /* Return config of pin 'gpio' as GPIO (1) or SFIO (0) */ static int get_config(unsigned gpio) { struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE; struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)]; u32 u; int type; u = readl(&bank->gpio_config[GPIO_PORT(gpio)]); type = (u >> GPIO_BIT(gpio)) & 1; debug("get_config: port = %d, bit = %d is %s\n", GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO"); return type ? CFG_GPIO : CFG_SFIO; } /* Config pin 'gpio' as GPIO or SFIO, based on 'type' */ static void set_config(unsigned gpio, int type) { struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE; struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)]; u32 u; debug("set_config: port = %d, bit = %d, %s\n", GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO"); u = readl(&bank->gpio_config[GPIO_PORT(gpio)]); if (type != CFG_SFIO) u |= 1 << GPIO_BIT(gpio); else u &= ~(1 << GPIO_BIT(gpio)); writel(u, &bank->gpio_config[GPIO_PORT(gpio)]); } /* Return GPIO pin 'gpio' direction - 0 = input or 1 = output */ static int get_direction(unsigned gpio) { struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE; struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)]; u32 u; int dir; u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]); dir = (u >> GPIO_BIT(gpio)) & 1; debug("get_direction: port = %d, bit = %d, %s\n", GPIO_FULLPORT(gpio), GPIO_BIT(gpio), dir ? "OUT" : "IN"); return dir ? DIRECTION_OUTPUT : DIRECTION_INPUT; } /* Config GPIO pin 'gpio' as input or output (OE) as per 'output' */ static void set_direction(unsigned gpio, int output) { struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE; struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)]; u32 u; debug("set_direction: port = %d, bit = %d, %s\n", GPIO_FULLPORT(gpio), GPIO_BIT(gpio), output ? "OUT" : "IN"); u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]); if (output != DIRECTION_INPUT) u |= 1 << GPIO_BIT(gpio); else u &= ~(1 << GPIO_BIT(gpio)); writel(u, &bank->gpio_dir_out[GPIO_PORT(gpio)]); } /* set GPIO pin 'gpio' output bit as 0 or 1 as per 'high' */ static void set_level(unsigned gpio, int high) { struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE; struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)]; u32 u; debug("set_level: port = %d, bit %d == %d\n", GPIO_FULLPORT(gpio), GPIO_BIT(gpio), high); u = readl(&bank->gpio_out[GPIO_PORT(gpio)]); if (high) u |= 1 << GPIO_BIT(gpio); else u &= ~(1 << GPIO_BIT(gpio)); writel(u, &bank->gpio_out[GPIO_PORT(gpio)]); } /* * Generic_GPIO primitives. */ /* set GPIO pin 'gpio' as an input */ static int tegra_gpio_direction_input(struct udevice *dev, unsigned offset) { struct tegra_port_info *state = dev_get_priv(dev); /* Configure GPIO direction as input. */ set_direction(state->base_gpio + offset, DIRECTION_INPUT); /* Enable the pin as a GPIO */ set_config(state->base_gpio + offset, 1); return 0; } /* set GPIO pin 'gpio' as an output, with polarity 'value' */ static int tegra_gpio_direction_output(struct udevice *dev, unsigned offset, int value) { struct tegra_port_info *state = dev_get_priv(dev); int gpio = state->base_gpio + offset; /* Configure GPIO output value. */ set_level(gpio, value); /* Configure GPIO direction as output. */ set_direction(gpio, DIRECTION_OUTPUT); /* Enable the pin as a GPIO */ set_config(state->base_gpio + offset, 1); return 0; } /* read GPIO IN value of pin 'gpio' */ static int tegra_gpio_get_value(struct udevice *dev, unsigned offset) { struct tegra_port_info *state = dev_get_priv(dev); int gpio = state->base_gpio + offset; int val; debug("%s: pin = %d (port %d:bit %d)\n", __func__, gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio)); if (get_direction(gpio) == DIRECTION_INPUT) val = readl(&state->bank->gpio_in[GPIO_PORT(gpio)]); else val = readl(&state->bank->gpio_out[GPIO_PORT(gpio)]); return (val >> GPIO_BIT(gpio)) & 1; } /* write GPIO OUT value to pin 'gpio' */ static int tegra_gpio_set_value(struct udevice *dev, unsigned offset, int value) { struct tegra_port_info *state = dev_get_priv(dev); int gpio = state->base_gpio + offset; debug("gpio_set_value: pin = %d (port %d:bit %d), value = %d\n", gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio), value); /* Configure GPIO output value. */ set_level(gpio, value); return 0; } void gpio_config_table(const struct tegra_gpio_config *config, int len) { int i; for (i = 0; i < len; i++) { switch (config[i].init) { case TEGRA_GPIO_INIT_IN: set_direction(config[i].gpio, DIRECTION_INPUT); break; case TEGRA_GPIO_INIT_OUT0: set_level(config[i].gpio, 0); set_direction(config[i].gpio, DIRECTION_OUTPUT); break; case TEGRA_GPIO_INIT_OUT1: set_level(config[i].gpio, 1); set_direction(config[i].gpio, DIRECTION_OUTPUT); break; } set_config(config[i].gpio, CFG_GPIO); } } static int tegra_gpio_get_function(struct udevice *dev, unsigned offset) { struct tegra_port_info *state = dev_get_priv(dev); int gpio = state->base_gpio + offset; if (!get_config(gpio)) return GPIOF_FUNC; else if (get_direction(gpio)) return GPIOF_OUTPUT; else return GPIOF_INPUT; } static int tegra_gpio_xlate(struct udevice *dev, struct gpio_desc *desc, struct ofnode_phandle_args *args) { int gpio, port, ret; gpio = args->args[0]; port = gpio / TEGRA_GPIOS_PER_PORT; ret = device_get_child(dev, port, &desc->dev); if (ret) return ret; desc->offset = gpio % TEGRA_GPIOS_PER_PORT; desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0; return 0; } static int tegra_gpio_rfree(struct udevice *dev, unsigned int offset) { struct tegra_port_info *state = dev_get_priv(dev); /* Set the pin as a SFIO */ set_config(state->base_gpio + offset, CFG_SFIO); return 0; } static const struct dm_gpio_ops gpio_tegra_ops = { .direction_input = tegra_gpio_direction_input, .direction_output = tegra_gpio_direction_output, .get_value = tegra_gpio_get_value, .set_value = tegra_gpio_set_value, .get_function = tegra_gpio_get_function, .xlate = tegra_gpio_xlate, .rfree = tegra_gpio_rfree, }; /* * SPL GPIO functions. */ int spl_gpio_output(void *regs, uint gpio, int value) { /* Configure GPIO output value. */ set_level(gpio, value); /* Configure GPIO direction as output. */ set_direction(gpio, DIRECTION_OUTPUT); /* Enable the pin as a GPIO */ set_config(gpio, 1); return 0; } int spl_gpio_input(void *regs, uint gpio) { /* Configure GPIO direction as input. */ set_direction(gpio, DIRECTION_INPUT); /* Enable the pin as a GPIO */ set_config(gpio, 1); return 0; } int spl_gpio_get_value(void *regs, uint gpio) { struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE; struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)]; int val; if (get_direction(gpio) == DIRECTION_INPUT) val = readl(&bank->gpio_in[GPIO_PORT(gpio)]); else val = readl(&bank->gpio_out[GPIO_PORT(gpio)]); return (val >> GPIO_BIT(gpio)) & 1; } int spl_gpio_set_value(void *regs, uint gpio, int value) { /* Configure GPIO output value. */ set_level(gpio, value); return 0; } /** * Returns the name of a GPIO port * * GPIOs are named A, B, C, ..., Z, AA, BB, CC, ... * * @base_port: Base port number (0, 1..n-1) * Return: allocated string containing the name */ static char *gpio_port_name(int base_port) { char *name, *s; name = malloc(3); if (name) { s = name; *s++ = 'A' + (base_port % 26); if (base_port >= 26) *s++ = *name; *s = '\0'; } return name; } static const struct udevice_id tegra_gpio_ids[] = { { .compatible = "nvidia,tegra30-gpio" }, { .compatible = "nvidia,tegra20-gpio" }, { } }; static int gpio_tegra_probe(struct udevice *dev) { struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev); struct tegra_port_info *priv = dev_get_priv(dev); struct tegra_gpio_plat *plat = dev_get_plat(dev); /* Only child devices have ports */ if (!plat) return 0; priv->bank = plat->bank; priv->base_gpio = plat->base_gpio; uc_priv->gpio_count = TEGRA_GPIOS_PER_PORT; uc_priv->bank_name = plat->port_name; return 0; } /** * We have a top-level GPIO device with no actual GPIOs. It has a child * device for each Tegra port. */ static int gpio_tegra_bind(struct udevice *parent) { struct tegra_gpio_plat *plat = dev_get_plat(parent); struct gpio_ctlr *ctlr; int bank_count; int bank; int ret; /* If this is a child device, there is nothing to do here */ if (plat) return 0; /* TODO(sjg@chromium.org): Remove once SPL supports device tree */ #ifdef CONFIG_XPL_BUILD ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE; bank_count = TEGRA_GPIO_BANKS; #else { int len; /* * This driver does not make use of interrupts, other than to figure * out the number of GPIO banks */ len = dev_read_size(parent, "interrupts"); if (len < 0) return len; bank_count = len / 3 / sizeof(u32); ctlr = dev_read_addr_ptr(parent); if (!ctlr) return -EINVAL; } #endif for (bank = 0; bank < bank_count; bank++) { int port; for (port = 0; port < TEGRA_PORTS_PER_BANK; port++) { struct tegra_gpio_plat *plat; struct udevice *dev; int base_port; plat = calloc(1, sizeof(*plat)); if (!plat) return -ENOMEM; plat->bank = &ctlr->gpio_bank[bank]; base_port = bank * TEGRA_PORTS_PER_BANK + port; plat->base_gpio = TEGRA_GPIOS_PER_PORT * base_port; plat->port_name = gpio_port_name(base_port); ret = device_bind(parent, parent->driver, plat->port_name, plat, dev_ofnode(parent), &dev); if (ret) return ret; } } return 0; } U_BOOT_DRIVER(gpio_tegra) = { .name = "gpio_tegra", .id = UCLASS_GPIO, .of_match = tegra_gpio_ids, .bind = gpio_tegra_bind, .probe = gpio_tegra_probe, .priv_auto = sizeof(struct tegra_port_info), .ops = &gpio_tegra_ops, }; |