Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright 2012 Freescale Semiconductor, Inc. * Andy Fleming <afleming@gmail.com> * Roy Zang <tie-fei.zang@freescale.com> * Some part is taken from tsec.c */ #include <miiphy.h> #include <phy.h> #include <asm/io.h> #include <fsl_memac.h> #include <fm_eth.h> #ifdef CONFIG_SYS_MEMAC_LITTLE_ENDIAN #define memac_out_32(a, v) out_le32(a, v) #define memac_clrbits_32(a, v) clrbits_le32(a, v) #define memac_setbits_32(a, v) setbits_le32(a, v) #else #define memac_out_32(a, v) out_be32(a, v) #define memac_clrbits_32(a, v) clrbits_be32(a, v) #define memac_setbits_32(a, v) setbits_be32(a, v) #endif struct fm_mdio_priv { struct memac_mdio_controller *regs; }; #define MAX_NUM_RETRIES 1000 static u32 memac_in_32(u32 *reg) { #ifdef CONFIG_SYS_MEMAC_LITTLE_ENDIAN return in_le32(reg); #else return in_be32(reg); #endif } /* * Wait until the MDIO bus is free */ static int memac_wait_until_free(struct memac_mdio_controller *regs) { unsigned int timeout = MAX_NUM_RETRIES; while ((memac_in_32(®s->mdio_stat) & MDIO_STAT_BSY) && timeout--) ; if (timeout == -1) { printf("timeout waiting for MDIO bus to be free\n"); return -ETIMEDOUT; } return 0; } /* * Wait till the MDIO read or write operation is complete */ static int memac_wait_until_done(struct memac_mdio_controller *regs) { unsigned int timeout = MAX_NUM_RETRIES; while ((memac_in_32(®s->mdio_stat) & MDIO_STAT_BSY) && timeout--) ; if (timeout == -1) { printf("timeout waiting for MDIO operation to complete\n"); return -ETIMEDOUT; } return 0; } /* * Write value to the PHY for this device to the register at regnum, waiting * until the write is done before it returns. All PHY configuration has to be * done through the TSEC1 MIIM regs */ int memac_mdio_write(struct mii_dev *bus, int port_addr, int dev_addr, int regnum, u16 value) { struct memac_mdio_controller *regs; u32 mdio_ctl; u32 c45 = 1; /* Default to 10G interface */ int err; struct fm_mdio_priv *priv; if (!bus->priv) return -EINVAL; priv = dev_get_priv(bus->priv); regs = priv->regs; debug("memac_mdio_write(regs %p, port %d, dev %d, reg %d, val %#x)\n", regs, port_addr, dev_addr, regnum, value); if (dev_addr == MDIO_DEVAD_NONE) { c45 = 0; /* clause 22 */ dev_addr = regnum & 0x1f; memac_clrbits_32(®s->mdio_stat, MDIO_STAT_ENC); } else memac_setbits_32(®s->mdio_stat, MDIO_STAT_ENC); err = memac_wait_until_free(regs); if (err) return err; /* Set the port and dev addr */ mdio_ctl = MDIO_CTL_PORT_ADDR(port_addr) | MDIO_CTL_DEV_ADDR(dev_addr); memac_out_32(®s->mdio_ctl, mdio_ctl); /* Set the register address */ if (c45) memac_out_32(®s->mdio_addr, regnum & 0xffff); err = memac_wait_until_free(regs); if (err) return err; /* Write the value to the register */ memac_out_32(®s->mdio_data, MDIO_DATA(value)); err = memac_wait_until_done(regs); if (err) return err; return 0; } /* * Reads from register regnum in the PHY for device dev, returning the value. * Clears miimcom first. All PHY configuration has to be done through the * TSEC1 MIIM regs */ int memac_mdio_read(struct mii_dev *bus, int port_addr, int dev_addr, int regnum) { struct memac_mdio_controller *regs; u32 mdio_ctl; u32 c45 = 1; int err; struct fm_mdio_priv *priv; if (!bus->priv) return -EINVAL; priv = dev_get_priv(bus->priv); regs = priv->regs; if (dev_addr == MDIO_DEVAD_NONE) { c45 = 0; /* clause 22 */ dev_addr = regnum & 0x1f; memac_clrbits_32(®s->mdio_stat, MDIO_STAT_ENC); } else memac_setbits_32(®s->mdio_stat, MDIO_STAT_ENC); err = memac_wait_until_free(regs); if (err) return err; /* Set the Port and Device Addrs */ mdio_ctl = MDIO_CTL_PORT_ADDR(port_addr) | MDIO_CTL_DEV_ADDR(dev_addr); memac_out_32(®s->mdio_ctl, mdio_ctl); /* Set the register address */ if (c45) memac_out_32(®s->mdio_addr, regnum & 0xffff); err = memac_wait_until_free(regs); if (err) return err; /* Initiate the read */ mdio_ctl |= MDIO_CTL_READ; memac_out_32(®s->mdio_ctl, mdio_ctl); err = memac_wait_until_done(regs); if (err) return err; /* Return all Fs if nothing was there */ if (memac_in_32(®s->mdio_stat) & MDIO_STAT_RD_ER) return 0xffff; return memac_in_32(®s->mdio_data) & 0xffff; } int memac_mdio_reset(struct mii_dev *bus) { return 0; } #if defined(CONFIG_PHYLIB) && defined(CONFIG_DM_MDIO) static int fm_mdio_read(struct udevice *dev, int addr, int devad, int reg) { struct mdio_perdev_priv *pdata = (dev) ? dev_get_uclass_priv(dev) : NULL; if (pdata && pdata->mii_bus) return memac_mdio_read(pdata->mii_bus, addr, devad, reg); return -1; } static int fm_mdio_write(struct udevice *dev, int addr, int devad, int reg, u16 val) { struct mdio_perdev_priv *pdata = (dev) ? dev_get_uclass_priv(dev) : NULL; if (pdata && pdata->mii_bus) return memac_mdio_write(pdata->mii_bus, addr, devad, reg, val); return -1; } static int fm_mdio_reset(struct udevice *dev) { struct mdio_perdev_priv *pdata = (dev) ? dev_get_uclass_priv(dev) : NULL; if (pdata && pdata->mii_bus) return memac_mdio_reset(pdata->mii_bus); return -1; } static const struct mdio_ops fm_mdio_ops = { .read = fm_mdio_read, .write = fm_mdio_write, .reset = fm_mdio_reset, }; static const struct udevice_id fm_mdio_ids[] = { { .compatible = "fsl,fman-memac-mdio" }, {} }; static int fm_mdio_probe(struct udevice *dev) { struct fm_mdio_priv *priv = (dev) ? dev_get_priv(dev) : NULL; struct mdio_perdev_priv *pdata = (dev) ? dev_get_uclass_priv(dev) : NULL; if (!dev) { printf("%s dev = NULL\n", __func__); return -1; } if (!priv) { printf("dev_get_priv(dev %p) = NULL\n", dev); return -1; } priv->regs = (void *)(uintptr_t)dev_read_addr(dev); debug("%s priv %p @ regs %p, pdata %p\n", __func__, priv, priv->regs, pdata); /* * On some platforms like B4860, default value of MDIO_CLK_DIV bits * in mdio_stat(mdio_cfg) register generates MDIO clock too high * (much higher than 2.5MHz), violating the IEEE specs. * On other platforms like T1040, default value of MDIO_CLK_DIV bits * is zero, so MDIO clock is disabled. * So, for proper functioning of MDIO, MDIO_CLK_DIV bits needs to * be properly initialized. * The default NEG bit should be '1' as per FMANv3 RM, but on platforms * like T2080QDS, this bit default is '0', which leads to MDIO failure * on XAUI PHY, so set this bit definitely. */ if (priv && priv->regs && priv->regs->mdio_stat) memac_setbits_32(&priv->regs->mdio_stat, MDIO_STAT_CLKDIV(258) | MDIO_STAT_NEG); return 0; } static int fm_mdio_remove(struct udevice *dev) { return 0; } U_BOOT_DRIVER(fman_mdio) = { .name = "fman_mdio", .id = UCLASS_MDIO, .of_match = fm_mdio_ids, .probe = fm_mdio_probe, .remove = fm_mdio_remove, .ops = &fm_mdio_ops, .priv_auto = sizeof(struct fm_mdio_priv), .plat_auto = sizeof(struct mdio_perdev_priv), }; #endif /* CONFIG_PHYLIB && CONFIG_DM_MDIO */ |