Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 | // SPDX-License-Identifier: GPL-2.0-or-later /* * Rockchip USB2.0 PHY with Innosilicon IP block driver * * Copyright (C) 2016 Fuzhou Rockchip Electronics Co., Ltd * Copyright (C) 2020 Amarula Solutions(India) */ #include <clk-uclass.h> #include <dm.h> #include <dm/device_compat.h> #include <dm/device-internal.h> #include <dm/lists.h> #include <generic-phy.h> #include <regmap.h> #include <syscon.h> #include <asm/arch-rockchip/clock.h> #define usleep_range(a, b) udelay((b)) #define BIT_WRITEABLE_SHIFT 16 enum rockchip_usb2phy_port_id { USB2PHY_PORT_OTG, USB2PHY_PORT_HOST, USB2PHY_NUM_PORTS, }; struct usb2phy_reg { unsigned int offset; unsigned int bitend; unsigned int bitstart; unsigned int disable; unsigned int enable; }; struct rockchip_usb2phy_port_cfg { struct usb2phy_reg phy_sus; }; struct rockchip_usb2phy_cfg { unsigned int reg; struct usb2phy_reg clkout_ctl; struct usb2phy_reg clkout_ctl_phy; const struct rockchip_usb2phy_port_cfg port_cfgs[USB2PHY_NUM_PORTS]; }; struct rockchip_usb2phy { struct regmap *reg_base; struct regmap *phy_base; struct clk phyclk; const struct rockchip_usb2phy_cfg *phy_cfg; }; static inline int property_enable(struct regmap *base, const struct usb2phy_reg *reg, bool en) { unsigned int val, mask, tmp; if (!reg->offset && !reg->enable && !reg->disable) return 0; tmp = en ? reg->enable : reg->disable; mask = GENMASK(reg->bitend, reg->bitstart); val = (tmp << reg->bitstart) | (mask << BIT_WRITEABLE_SHIFT); return regmap_write(base, reg->offset, val); } static inline bool property_enabled(struct regmap *base, const struct usb2phy_reg *reg) { int ret; unsigned int tmp, orig; unsigned int mask = GENMASK(reg->bitend, reg->bitstart); if (!reg->offset && !reg->enable && !reg->disable) return false; ret = regmap_read(base, reg->offset, &orig); if (ret) return false; tmp = (orig & mask) >> reg->bitstart; return tmp != reg->disable; } static const struct rockchip_usb2phy_port_cfg *us2phy_get_port(struct phy *phy) { struct udevice *parent = dev_get_parent(phy->dev); struct rockchip_usb2phy *priv = dev_get_priv(parent); const struct rockchip_usb2phy_cfg *phy_cfg = priv->phy_cfg; return &phy_cfg->port_cfgs[phy->id]; } static int rockchip_usb2phy_power_on(struct phy *phy) { struct udevice *parent = dev_get_parent(phy->dev); struct rockchip_usb2phy *priv = dev_get_priv(parent); const struct rockchip_usb2phy_port_cfg *port_cfg = us2phy_get_port(phy); property_enable(priv->reg_base, &port_cfg->phy_sus, false); /* waiting for the utmi_clk to become stable */ usleep_range(1500, 2000); return 0; } static int rockchip_usb2phy_power_off(struct phy *phy) { struct udevice *parent = dev_get_parent(phy->dev); struct rockchip_usb2phy *priv = dev_get_priv(parent); const struct rockchip_usb2phy_port_cfg *port_cfg = us2phy_get_port(phy); property_enable(priv->reg_base, &port_cfg->phy_sus, true); return 0; } static int rockchip_usb2phy_init(struct phy *phy) { struct udevice *parent = dev_get_parent(phy->dev); struct rockchip_usb2phy *priv = dev_get_priv(parent); int ret; ret = clk_enable(&priv->phyclk); if (ret && ret != -ENOSYS) { dev_err(phy->dev, "failed to enable phyclk (ret=%d)\n", ret); return ret; } return 0; } static int rockchip_usb2phy_exit(struct phy *phy) { struct udevice *parent = dev_get_parent(phy->dev); struct rockchip_usb2phy *priv = dev_get_priv(parent); clk_disable(&priv->phyclk); return 0; } static int rockchip_usb2phy_of_xlate(struct phy *phy, struct ofnode_phandle_args *args) { const char *name = phy->dev->name; if (!strcasecmp(name, "host-port")) phy->id = USB2PHY_PORT_HOST; else if (!strcasecmp(name, "otg-port")) phy->id = USB2PHY_PORT_OTG; else dev_err(phy->dev, "improper %s device\n", name); return 0; } static struct phy_ops rockchip_usb2phy_ops = { .init = rockchip_usb2phy_init, .exit = rockchip_usb2phy_exit, .power_on = rockchip_usb2phy_power_on, .power_off = rockchip_usb2phy_power_off, .of_xlate = rockchip_usb2phy_of_xlate, }; static int rockchip_usb2phy_clkout_ctl(struct clk *clk, struct regmap **base, const struct usb2phy_reg **clkout_ctl) { struct udevice *parent = dev_get_parent(clk->dev); struct rockchip_usb2phy *priv = dev_get_priv(parent); const struct rockchip_usb2phy_cfg *phy_cfg = priv->phy_cfg; // phy_cfg can be NULL if this function called before probe (when parent // clocks are enabled) if (!phy_cfg) return -EINVAL; if (phy_cfg->clkout_ctl_phy.enable) { *base = priv->phy_base; *clkout_ctl = &phy_cfg->clkout_ctl_phy; } else { *base = priv->reg_base; *clkout_ctl = &phy_cfg->clkout_ctl; } return 0; } /** * round_rate() - Adjust a rate to the exact rate a clock can provide. * @clk: The clock to manipulate. * @rate: Desidered clock rate in Hz. * * Return: rounded rate in Hz, or -ve error code. */ ulong rockchip_usb2phy_clk_round_rate(struct clk *clk, ulong rate) { return 480000000; } /** * enable() - Enable a clock. * @clk: The clock to manipulate. * * Return: zero on success, or -ve error code. */ int rockchip_usb2phy_clk_enable(struct clk *clk) { const struct usb2phy_reg *clkout_ctl; struct regmap *base; if (rockchip_usb2phy_clkout_ctl(clk, &base, &clkout_ctl)) return -ENOSYS; /* turn on 480m clk output if it is off */ if (!property_enabled(base, clkout_ctl)) { property_enable(base, clkout_ctl, true); /* waiting for the clk become stable */ usleep_range(1200, 1300); } return 0; } /** * disable() - Disable a clock. * @clk: The clock to manipulate. * * Return: zero on success, or -ve error code. */ int rockchip_usb2phy_clk_disable(struct clk *clk) { const struct usb2phy_reg *clkout_ctl; struct regmap *base; if (rockchip_usb2phy_clkout_ctl(clk, &base, &clkout_ctl)) return -ENOSYS; /* turn off 480m clk output */ property_enable(base, clkout_ctl, false); return 0; } static struct clk_ops rockchip_usb2phy_clk_ops = { .enable = rockchip_usb2phy_clk_enable, .disable = rockchip_usb2phy_clk_disable, .round_rate = rockchip_usb2phy_clk_round_rate }; static int rockchip_usb2phy_probe(struct udevice *dev) { struct rockchip_usb2phy *priv = dev_get_priv(dev); const struct rockchip_usb2phy_cfg *phy_cfgs; unsigned int reg; int index, ret; if (dev_read_bool(dev, "rockchip,usbgrf")) priv->reg_base = syscon_regmap_lookup_by_phandle(dev, "rockchip,usbgrf"); else priv->reg_base = syscon_get_regmap(dev_get_parent(dev)); if (IS_ERR(priv->reg_base)) return PTR_ERR(priv->reg_base); ret = ofnode_read_u32_index(dev_ofnode(dev), "reg", 0, ®); if (ret) { dev_err(dev, "failed to read reg property (ret = %d)\n", ret); return ret; } /* support address_cells=2 */ if (dev_read_addr_cells(dev) == 2 && reg == 0) { if (ofnode_read_u32_index(dev_ofnode(dev), "reg", 1, ®)) { dev_err(dev, "%s must have reg[1]\n", ofnode_get_name(dev_ofnode(dev))); return -EINVAL; } } phy_cfgs = (const struct rockchip_usb2phy_cfg *) dev_get_driver_data(dev); if (!phy_cfgs) return -EINVAL; /* find out a proper config which can be matched with dt. */ index = 0; do { if (phy_cfgs[index].reg == reg) { priv->phy_cfg = &phy_cfgs[index]; break; } ++index; } while (phy_cfgs[index].reg); if (!priv->phy_cfg) { dev_err(dev, "failed find proper phy-cfg\n"); return -EINVAL; } ret = clk_get_by_name(dev, "phyclk", &priv->phyclk); if (ret) { dev_err(dev, "failed to get the phyclk (ret=%d)\n", ret); return ret; } if (priv->phy_cfg->clkout_ctl_phy.enable) ret = regmap_init_mem_index(dev_ofnode(dev), &priv->phy_base, 0); return ret; } static int rockchip_usb2phy_bind(struct udevice *dev) { struct udevice *usb2phy_dev; ofnode node; const char *name; int ret = 0; dev_for_each_subnode(node, dev) { if (!ofnode_is_enabled(node)) continue; name = ofnode_get_name(node); dev_dbg(dev, "subnode %s\n", name); ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_port", name, node, &usb2phy_dev); if (ret) { dev_err(dev, "'%s' cannot bind 'rockchip_usb2phy_port'\n", name); goto bind_fail; } } node = dev_ofnode(dev); name = "clk_usbphy_480m"; dev_read_string_index(dev, "clock-output-names", 0, &name); dev_dbg(dev, "clk %s for node %s\n", name, ofnode_get_name(node)); ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_clock", name, node, &usb2phy_dev); if (ret) { dev_err(dev, "'%s' cannot bind 'rockchip_usb2phy_clock'\n", name); goto bind_fail; } return 0; bind_fail: device_chld_unbind(dev, NULL); return ret; } static const struct rockchip_usb2phy_cfg rk3308_phy_cfgs[] = { { .reg = 0x100, .clkout_ctl = { 0x0108, 4, 4, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x0100, 1, 0, 2, 1 }, }, [USB2PHY_PORT_HOST] = { .phy_sus = { 0x0104, 1, 0, 2, 1 }, } }, }, { /* sentinel */ } }; static const struct rockchip_usb2phy_cfg rk3328_usb2phy_cfgs[] = { { .reg = 0x100, .clkout_ctl = { 0x0108, 4, 4, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x0100, 1, 0, 2, 1 }, }, [USB2PHY_PORT_HOST] = { .phy_sus = { 0x0104, 1, 0, 2, 1 }, } }, }, { /* sentinel */ } }; static const struct rockchip_usb2phy_cfg rk3399_usb2phy_cfgs[] = { { .reg = 0xe450, .clkout_ctl = { 0xe450, 4, 4, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0xe454, 1, 0, 2, 1 }, }, [USB2PHY_PORT_HOST] = { .phy_sus = { 0xe458, 1, 0, 2, 1 }, } }, }, { .reg = 0xe460, .clkout_ctl = { 0xe460, 4, 4, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0xe464, 1, 0, 2, 1 }, }, [USB2PHY_PORT_HOST] = { .phy_sus = { 0xe468, 1, 0, 2, 1 }, } }, }, { /* sentinel */ } }; static const struct rockchip_usb2phy_cfg rk3528_phy_cfgs[] = { { .reg = 0xffdf0000, .clkout_ctl_phy = { 0x041c, 7, 2, 0, 0x27 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x004c, 1, 0, 2, 1 }, }, [USB2PHY_PORT_HOST] = { .phy_sus = { 0x005c, 1, 0, 2, 1 }, } }, }, { /* sentinel */ } }; static const struct rockchip_usb2phy_cfg rk3568_phy_cfgs[] = { { .reg = 0xfe8a0000, .clkout_ctl = { 0x0008, 4, 4, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x0000, 1, 0, 2, 1 }, }, [USB2PHY_PORT_HOST] = { .phy_sus = { 0x0004, 1, 0, 2, 1 }, } }, }, { .reg = 0xfe8b0000, .clkout_ctl = { 0x0008, 4, 4, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x0000, 1, 0, 2, 1 }, }, [USB2PHY_PORT_HOST] = { .phy_sus = { 0x0004, 1, 0, 2, 1 }, } }, }, { /* sentinel */ } }; static const struct rockchip_usb2phy_cfg rk3576_phy_cfgs[] = { { .reg = 0x0000, .clkout_ctl = { 0x0008, 0, 0, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x0000, 1, 0, 2, 1 }, } }, }, { .reg = 0x2000, .clkout_ctl = { 0x2008, 0, 0, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x2000, 1, 0, 2, 1 }, } }, }, { /* sentinel */ } }; static const struct rockchip_usb2phy_cfg rk3588_phy_cfgs[] = { { .reg = 0x0000, .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x000c, 11, 11, 0, 1 }, } }, }, { .reg = 0x4000, .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_OTG] = { .phy_sus = { 0x000c, 11, 11, 0, 1 }, } }, }, { .reg = 0x8000, .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_HOST] = { .phy_sus = { 0x0008, 2, 2, 0, 1 }, } }, }, { .reg = 0xc000, .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, .port_cfgs = { [USB2PHY_PORT_HOST] = { .phy_sus = { 0x0008, 2, 2, 0, 1 }, } }, }, { /* sentinel */ } }; static const struct udevice_id rockchip_usb2phy_ids[] = { { .compatible = "rockchip,rk3308-usb2phy", .data = (ulong)&rk3308_phy_cfgs, }, { .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_usb2phy_cfgs, }, { .compatible = "rockchip,rk3399-usb2phy", .data = (ulong)&rk3399_usb2phy_cfgs, }, { .compatible = "rockchip,rk3528-usb2phy", .data = (ulong)&rk3528_phy_cfgs, }, { .compatible = "rockchip,rk3568-usb2phy", .data = (ulong)&rk3568_phy_cfgs, }, { .compatible = "rockchip,rk3576-usb2phy", .data = (ulong)&rk3576_phy_cfgs, }, { .compatible = "rockchip,rk3588-usb2phy", .data = (ulong)&rk3588_phy_cfgs, }, { /* sentinel */ } }; U_BOOT_DRIVER(rockchip_usb2phy_port) = { .name = "rockchip_usb2phy_port", .id = UCLASS_PHY, .ops = &rockchip_usb2phy_ops, }; U_BOOT_DRIVER(rockchip_usb2phy_clock) = { .name = "rockchip_usb2phy_clock", .id = UCLASS_CLK, .ops = &rockchip_usb2phy_clk_ops, }; U_BOOT_DRIVER(rockchip_usb2phy) = { .name = "rockchip_usb2phy", .id = UCLASS_NOP, .of_match = rockchip_usb2phy_ids, .probe = rockchip_usb2phy_probe, .bind = rockchip_usb2phy_bind, .priv_auto = sizeof(struct rockchip_usb2phy), }; |