Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 | // SPDX-License-Identifier: GPL-2.0 /* * Copyright (C) ASPEED Technology Inc. */ #include <errno.h> #include <asm/arch/pinctrl.h> #include <asm/arch/scu_ast2600.h> #include <asm/io.h> #include <dm.h> #include <dm/pinctrl.h> #include <linux/bitops.h> #include <linux/err.h> /* * This driver works with very simple configuration that has the same name * for group and function. This way it is compatible with the Linux Kernel * driver. */ struct aspeed_sig_desc { u32 offset; u32 reg_set; int clr; }; struct aspeed_group_config { char *group_name; int ndescs; struct aspeed_sig_desc *descs; }; struct ast2600_pinctrl_priv { struct ast2600_scu *scu; }; static int ast2600_pinctrl_probe(struct udevice *dev) { struct ast2600_pinctrl_priv *priv = dev_get_priv(dev); struct udevice *clk_dev; int ret = 0; /* find SCU base address from clock device */ uclass_get_device_by_driver(UCLASS_CLK, DM_DRIVER_GET(aspeed_ast2600_scu), &clk_dev); if (ret) return ret; priv->scu = dev_read_addr_ptr(clk_dev); if (IS_ERR(priv->scu)) return PTR_ERR(priv->scu); return 0; } static struct aspeed_sig_desc i2c1_link[] = { { 0x418, GENMASK(9, 8), 1 }, { 0x4B8, GENMASK(9, 8), 0 }, }; static struct aspeed_sig_desc i2c2_link[] = { { 0x418, GENMASK(11, 10), 1 }, { 0x4B8, GENMASK(11, 10), 0 }, }; static struct aspeed_sig_desc i2c3_link[] = { { 0x418, GENMASK(13, 12), 1 }, { 0x4B8, GENMASK(13, 12), 0 }, }; static struct aspeed_sig_desc i2c4_link[] = { { 0x418, GENMASK(15, 14), 1 }, { 0x4B8, GENMASK(15, 14), 0 }, }; static struct aspeed_sig_desc i2c5_link[] = { { 0x418, GENMASK(17, 16), 0 }, }; static struct aspeed_sig_desc i2c6_link[] = { { 0x418, GENMASK(19, 18), 0 }, }; static struct aspeed_sig_desc i2c7_link[] = { { 0x418, GENMASK(21, 20), 0 }, }; static struct aspeed_sig_desc i2c8_link[] = { { 0x418, GENMASK(23, 22), 0 }, }; static struct aspeed_sig_desc i2c9_link[] = { { 0x418, GENMASK(25, 24), 0 }, }; static struct aspeed_sig_desc i2c10_link[] = { { 0x418, GENMASK(27, 26), 0 }, }; static struct aspeed_sig_desc i2c11_link[] = { { 0x410, GENMASK(1, 0), 1 }, { 0x4B0, GENMASK(1, 0), 0 }, }; static struct aspeed_sig_desc i2c12_link[] = { { 0x410, GENMASK(3, 2), 1 }, { 0x4B0, GENMASK(3, 2), 0 }, }; static struct aspeed_sig_desc i2c13_link[] = { { 0x410, GENMASK(5, 4), 1 }, { 0x4B0, GENMASK(5, 4), 0 }, }; static struct aspeed_sig_desc i2c14_link[] = { { 0x410, GENMASK(7, 6), 1 }, { 0x4B0, GENMASK(7, 6), 0 }, }; static struct aspeed_sig_desc i2c15_link[] = { { 0x414, GENMASK(29, 28), 1 }, { 0x4B4, GENMASK(29, 28), 0 }, }; static struct aspeed_sig_desc i2c16_link[] = { { 0x414, GENMASK(31, 30), 1 }, { 0x4B4, GENMASK(31, 30), 0 }, }; static struct aspeed_sig_desc mac1_link[] = { { 0x410, BIT(4), 0 }, { 0x470, BIT(4), 1 }, }; static struct aspeed_sig_desc mac2_link[] = { { 0x410, BIT(5), 0 }, { 0x470, BIT(5), 1 }, }; static struct aspeed_sig_desc mac3_link[] = { { 0x410, BIT(6), 0 }, { 0x470, BIT(6), 1 }, }; static struct aspeed_sig_desc mac4_link[] = { { 0x410, BIT(7), 0 }, { 0x470, BIT(7), 1 }, }; static struct aspeed_sig_desc rgmii1[] = { { 0x500, BIT(6), 0 }, { 0x400, GENMASK(11, 0), 0 }, }; static struct aspeed_sig_desc rgmii2[] = { { 0x500, BIT(7), 0 }, { 0x400, GENMASK(23, 12), 0 }, }; static struct aspeed_sig_desc rgmii3[] = { { 0x510, BIT(0), 0 }, { 0x410, GENMASK(27, 16), 0 }, }; static struct aspeed_sig_desc rgmii4[] = { { 0x510, BIT(1), 0 }, { 0x410, GENMASK(31, 28), 1 }, { 0x4b0, GENMASK(31, 28), 0 }, { 0x474, GENMASK(7, 0), 1 }, { 0x414, GENMASK(7, 0), 1 }, { 0x4b4, GENMASK(7, 0), 0 }, }; static struct aspeed_sig_desc rmii1[] = { { 0x504, BIT(6), 0 }, { 0x400, GENMASK(3, 0), 0 }, { 0x400, GENMASK(11, 6), 0 }, }; static struct aspeed_sig_desc rmii2[] = { { 0x504, BIT(7), 0 }, { 0x400, GENMASK(15, 12), 0 }, { 0x400, GENMASK(23, 18), 0 }, }; static struct aspeed_sig_desc rmii3[] = { { 0x514, BIT(0), 0 }, { 0x410, GENMASK(27, 22), 0 }, { 0x410, GENMASK(19, 16), 0 }, }; static struct aspeed_sig_desc rmii4[] = { { 0x514, BIT(1), 0 }, { 0x410, GENMASK(7, 2), 1 }, { 0x410, GENMASK(31, 28), 1 }, { 0x414, GENMASK(7, 2), 1 }, { 0x4B0, GENMASK(31, 28), 0 }, { 0x4B4, GENMASK(7, 2), 0 }, }; static struct aspeed_sig_desc rmii1_rclk_oe[] = { { 0x340, BIT(29), 0 }, }; static struct aspeed_sig_desc rmii2_rclk_oe[] = { { 0x340, BIT(30), 0 }, }; static struct aspeed_sig_desc rmii3_rclk_oe[] = { { 0x350, BIT(29), 0 }, }; static struct aspeed_sig_desc rmii4_rclk_oe[] = { { 0x350, BIT(30), 0 }, }; static struct aspeed_sig_desc mdio1_link[] = { { 0x430, BIT(17) | BIT(16), 0 }, }; static struct aspeed_sig_desc mdio2_link[] = { { 0x470, BIT(13) | BIT(12), 1 }, { 0x410, BIT(13) | BIT(12), 0 }, }; static struct aspeed_sig_desc mdio3_link[] = { { 0x470, BIT(1) | BIT(0), 1 }, { 0x410, BIT(1) | BIT(0), 0 }, }; static struct aspeed_sig_desc mdio4_link[] = { { 0x470, BIT(3) | BIT(2), 1 }, { 0x410, BIT(3) | BIT(2), 0 }, }; static struct aspeed_sig_desc sdio2_link[] = { { 0x414, GENMASK(23, 16), 1 }, { 0x4B4, GENMASK(23, 16), 0 }, { 0x450, BIT(1), 0 }, }; static struct aspeed_sig_desc sdio1_link[] = { { 0x414, GENMASK(15, 8), 0 }, }; /* when sdio1 8bits, sdio2 can't use */ static struct aspeed_sig_desc sdio1_8bit_link[] = { { 0x414, GENMASK(15, 8), 0 }, { 0x4b4, GENMASK(21, 18), 0 }, { 0x450, BIT(3), 0 }, { 0x450, BIT(1), 1 }, }; static struct aspeed_sig_desc emmc_link[] = { { 0x400, GENMASK(31, 24), 0 }, }; static struct aspeed_sig_desc emmcg8_link[] = { { 0x400, GENMASK(31, 24), 0 }, { 0x404, GENMASK(3, 0), 0 }, /* set SCU504 to clear the strap bits in SCU500 */ { 0x504, BIT(3), 0 }, { 0x504, BIT(5), 0 }, }; static struct aspeed_sig_desc fmcquad_link[] = { { 0x438, GENMASK(5, 4), 0 }, }; static struct aspeed_sig_desc siopbi_link[] = { { 0x418, BIT(6), 0 }, }; static struct aspeed_sig_desc siopbo_link[] = { { 0x418, BIT(5), 0 }, }; static struct aspeed_sig_desc spi1_link[] = { { 0x438, GENMASK(13, 11), 0 }, }; static struct aspeed_sig_desc spi1abr_link[] = { { 0x438, BIT(9), 0 }, }; static struct aspeed_sig_desc spi1cs1_link[] = { { 0x438, BIT(8), 0 }, }; static struct aspeed_sig_desc spi1wp_link[] = { { 0x438, BIT(10), 0 }, }; static struct aspeed_sig_desc spi1quad_link[] = { { 0x438, GENMASK(15, 14), 0 }, }; static struct aspeed_sig_desc spi2_link[] = { { 0x434, GENMASK(29, 27) | BIT(24), 0 }, }; static struct aspeed_sig_desc spi2cs1_link[] = { { 0x434, BIT(25), 0 }, }; static struct aspeed_sig_desc spi2cs2_link[] = { { 0x434, BIT(26), 0 }, }; static struct aspeed_sig_desc spi2quad_link[] = { { 0x434, GENMASK(31, 30), 0 }, }; static struct aspeed_sig_desc thru0_link[] = { { 0x4bc, GENMASK(25, 24), 0 }, }; static struct aspeed_sig_desc thru1_link[] = { { 0x4bc, GENMASK(27, 26), 0 }, }; static struct aspeed_sig_desc thru2_link[] = { { 0x4bc, GENMASK(29, 28), 0 }, }; static struct aspeed_sig_desc thru3_link[] = { { 0x4bc, GENMASK(31, 30), 0 }, }; static struct aspeed_sig_desc fsi1[] = { { 0xd48, GENMASK(21, 20), 0 }, }; static struct aspeed_sig_desc fsi2[] = { { 0xd48, GENMASK(23, 22), 0 }, }; static struct aspeed_sig_desc usb2ad_link[] = { { 0x440, BIT(24), 0 }, { 0x440, BIT(25), 1 }, }; static struct aspeed_sig_desc usb2ah_link[] = { { 0x440, BIT(24), 1 }, { 0x440, BIT(25), 0 }, }; static struct aspeed_sig_desc usb2bh_link[] = { { 0x440, BIT(28), 1 }, { 0x440, BIT(29), 0 }, }; static struct aspeed_sig_desc pcie0rc_link[] = { { 0x40, BIT(21), 0 }, }; static struct aspeed_sig_desc pcie1rc_link[] = { { 0x40, BIT(19), 0 }, /* SSPRST# output enable */ { 0x500, BIT(24), 0 }, /* dedicate rc reset */ }; static struct aspeed_sig_desc pwm0[] = { {0x41c, BIT(16), 0}, }; static struct aspeed_sig_desc pwm1[] = { {0x41c, BIT(17), 0}, }; static struct aspeed_sig_desc pwm2[] = { {0x41c, BIT(18), 0}, }; static struct aspeed_sig_desc pwm3[] = { {0x41c, BIT(19), 0}, }; static struct aspeed_sig_desc pwm4[] = { {0x41c, BIT(20), 0}, }; static struct aspeed_sig_desc pwm5[] = { {0x41c, BIT(21), 0}, }; static struct aspeed_sig_desc pwm6[] = { {0x41c, BIT(22), 0}, }; static struct aspeed_sig_desc pwm7[] = { {0x41c, BIT(23), 0}, }; static struct aspeed_sig_desc pwm8g0[] = { {0x4B4, BIT(8), 0}, }; static struct aspeed_sig_desc pwm8g1[] = { {0x41c, BIT(24), 0}, }; static struct aspeed_sig_desc pwm9g0[] = { {0x4B4, BIT(9), 0}, }; static struct aspeed_sig_desc pwm9g1[] = { {0x41c, BIT(25), 0}, }; static struct aspeed_sig_desc pwm10g0[] = { {0x4B4, BIT(10), 0}, }; static struct aspeed_sig_desc pwm10g1[] = { {0x41c, BIT(26), 0}, }; static struct aspeed_sig_desc pwm11g0[] = { {0x4B4, BIT(11), 0}, }; static struct aspeed_sig_desc pwm11g1[] = { {0x41c, BIT(27), 0}, }; static struct aspeed_sig_desc pwm12g0[] = { {0x4B4, BIT(12), 0}, }; static struct aspeed_sig_desc pwm12g1[] = { {0x41c, BIT(28), 0}, }; static struct aspeed_sig_desc pwm13g0[] = { {0x4B4, BIT(13), 0}, }; static struct aspeed_sig_desc pwm13g1[] = { {0x41c, BIT(29), 0}, }; static struct aspeed_sig_desc pwm14g0[] = { {0x4B4, BIT(14), 0}, }; static struct aspeed_sig_desc pwm14g1[] = { {0x41c, BIT(30), 0}, }; static struct aspeed_sig_desc pwm15g0[] = { {0x4B4, BIT(15), 0}, }; static struct aspeed_sig_desc pwm15g1[] = { {0x41c, BIT(31), 0}, }; static struct aspeed_sig_desc sgpm1[] = { {0x414, GENMASK(27, 24), 0}, }; static struct aspeed_sig_desc sgpm2[] = { {0x6d0, GENMASK(7, 4), 0}, }; static const struct aspeed_group_config ast2600_groups[] = { { "MAC1LINK", ARRAY_SIZE(mac1_link), mac1_link }, { "MAC2LINK", ARRAY_SIZE(mac2_link), mac2_link }, { "MAC3LINK", ARRAY_SIZE(mac3_link), mac3_link }, { "MAC4LINK", ARRAY_SIZE(mac4_link), mac4_link }, { "RGMII1", ARRAY_SIZE(rgmii1), rgmii1 }, { "RGMII2", ARRAY_SIZE(rgmii2), rgmii2 }, { "RGMII3", ARRAY_SIZE(rgmii3), rgmii3 }, { "RGMII4", ARRAY_SIZE(rgmii4), rgmii4 }, { "RMII1", ARRAY_SIZE(rmii1), rmii1 }, { "RMII2", ARRAY_SIZE(rmii2), rmii2 }, { "RMII3", ARRAY_SIZE(rmii3), rmii3 }, { "RMII4", ARRAY_SIZE(rmii4), rmii4 }, { "RMII1RCLK", ARRAY_SIZE(rmii1_rclk_oe), rmii1_rclk_oe }, { "RMII2RCLK", ARRAY_SIZE(rmii2_rclk_oe), rmii2_rclk_oe }, { "RMII3RCLK", ARRAY_SIZE(rmii3_rclk_oe), rmii3_rclk_oe }, { "RMII4RCLK", ARRAY_SIZE(rmii4_rclk_oe), rmii4_rclk_oe }, { "MDIO1", ARRAY_SIZE(mdio1_link), mdio1_link }, { "MDIO2", ARRAY_SIZE(mdio2_link), mdio2_link }, { "MDIO3", ARRAY_SIZE(mdio3_link), mdio3_link }, { "MDIO4", ARRAY_SIZE(mdio4_link), mdio4_link }, { "SD1", ARRAY_SIZE(sdio1_link), sdio1_link }, { "SD1_8bits", ARRAY_SIZE(sdio1_8bit_link), sdio1_8bit_link }, { "SD2", ARRAY_SIZE(sdio2_link), sdio2_link }, { "EMMC", ARRAY_SIZE(emmc_link), emmc_link }, { "EMMCG8", ARRAY_SIZE(emmcg8_link), emmcg8_link }, { "FMCQUAD", ARRAY_SIZE(fmcquad_link), fmcquad_link }, { "SIOPBI", ARRAY_SIZE(siopbi_link), siopbi_link }, { "SIOPBO", ARRAY_SIZE(siopbo_link), siopbo_link }, { "SPI1", ARRAY_SIZE(spi1_link), spi1_link }, { "SPI1ABR", ARRAY_SIZE(spi1abr_link), spi1abr_link }, { "SPI1CS1", ARRAY_SIZE(spi1cs1_link), spi1cs1_link }, { "SPI1WP", ARRAY_SIZE(spi1wp_link), spi1wp_link }, { "SPI1QUAD", ARRAY_SIZE(spi1quad_link), spi1quad_link }, { "SPI2", ARRAY_SIZE(spi2_link), spi2_link }, { "SPI2CS1", ARRAY_SIZE(spi2cs1_link), spi2cs1_link }, { "SPI2CS2", ARRAY_SIZE(spi2cs2_link), spi2cs2_link }, { "SPI2QUAD", ARRAY_SIZE(spi2quad_link), spi2quad_link }, { "THRU0", ARRAY_SIZE(thru0_link), thru0_link }, { "THRU1", ARRAY_SIZE(thru1_link), thru1_link }, { "THRU2", ARRAY_SIZE(thru2_link), thru2_link }, { "THRU3", ARRAY_SIZE(thru3_link), thru3_link }, { "I2C1", ARRAY_SIZE(i2c1_link), i2c1_link }, { "I2C2", ARRAY_SIZE(i2c2_link), i2c2_link }, { "I2C3", ARRAY_SIZE(i2c3_link), i2c3_link }, { "I2C4", ARRAY_SIZE(i2c4_link), i2c4_link }, { "I2C5", ARRAY_SIZE(i2c5_link), i2c5_link }, { "I2C6", ARRAY_SIZE(i2c6_link), i2c6_link }, { "I2C7", ARRAY_SIZE(i2c7_link), i2c7_link }, { "I2C8", ARRAY_SIZE(i2c8_link), i2c8_link }, { "I2C9", ARRAY_SIZE(i2c9_link), i2c9_link }, { "I2C10", ARRAY_SIZE(i2c10_link), i2c10_link }, { "I2C11", ARRAY_SIZE(i2c11_link), i2c11_link }, { "I2C12", ARRAY_SIZE(i2c12_link), i2c12_link }, { "I2C13", ARRAY_SIZE(i2c13_link), i2c13_link }, { "I2C14", ARRAY_SIZE(i2c14_link), i2c14_link }, { "I2C15", ARRAY_SIZE(i2c15_link), i2c15_link }, { "I2C16", ARRAY_SIZE(i2c16_link), i2c16_link }, { "FSI1", ARRAY_SIZE(fsi1), fsi1 }, { "FSI2", ARRAY_SIZE(fsi2), fsi2 }, { "USB2AD", ARRAY_SIZE(usb2ad_link), usb2ad_link }, { "USB2AH", ARRAY_SIZE(usb2ah_link), usb2ah_link }, { "USB2BH", ARRAY_SIZE(usb2bh_link), usb2bh_link }, { "PCIE0RC", ARRAY_SIZE(pcie0rc_link), pcie0rc_link }, { "PCIE1RC", ARRAY_SIZE(pcie1rc_link), pcie1rc_link }, { "PWM0", ARRAY_SIZE(pwm0), pwm0 }, { "PWM1", ARRAY_SIZE(pwm1), pwm1 }, { "PWM2", ARRAY_SIZE(pwm2), pwm2 }, { "PWM3", ARRAY_SIZE(pwm3), pwm3 }, { "PWM4", ARRAY_SIZE(pwm4), pwm4 }, { "PWM5", ARRAY_SIZE(pwm5), pwm5 }, { "PWM6", ARRAY_SIZE(pwm6), pwm6 }, { "PWM7", ARRAY_SIZE(pwm7), pwm7 }, { "PWM8G0", ARRAY_SIZE(pwm8g0), pwm8g0 }, { "PWM8G1", ARRAY_SIZE(pwm8g1), pwm8g1 }, { "PWM9G0", ARRAY_SIZE(pwm9g0), pwm9g0 }, { "PWM9G1", ARRAY_SIZE(pwm9g1), pwm9g1 }, { "PWM10G0", ARRAY_SIZE(pwm10g0), pwm10g0 }, { "PWM10G1", ARRAY_SIZE(pwm10g1), pwm10g1 }, { "PWM11G0", ARRAY_SIZE(pwm11g0), pwm11g0 }, { "PWM11G1", ARRAY_SIZE(pwm11g1), pwm11g1 }, { "PWM12G0", ARRAY_SIZE(pwm12g0), pwm12g0 }, { "PWM12G1", ARRAY_SIZE(pwm12g1), pwm12g1 }, { "PWM13G0", ARRAY_SIZE(pwm13g0), pwm13g0 }, { "PWM13G1", ARRAY_SIZE(pwm13g1), pwm13g1 }, { "PWM14G0", ARRAY_SIZE(pwm14g0), pwm14g0 }, { "PWM14G1", ARRAY_SIZE(pwm14g1), pwm14g1 }, { "PWM15G0", ARRAY_SIZE(pwm15g0), pwm15g0 }, { "PWM15G1", ARRAY_SIZE(pwm15g1), pwm15g1 }, { "SGPM1", ARRAY_SIZE(sgpm1), sgpm1 }, { "SGPM2", ARRAY_SIZE(sgpm2), sgpm2 }, }; static int ast2600_pinctrl_get_groups_count(struct udevice *dev) { debug("PINCTRL: get_(functions/groups)_count\n"); return ARRAY_SIZE(ast2600_groups); } static const char *ast2600_pinctrl_get_group_name(struct udevice *dev, unsigned selector) { debug("PINCTRL: get_(function/group)_name %u\n", selector); return ast2600_groups[selector].group_name; } static int ast2600_pinctrl_group_set(struct udevice *dev, unsigned selector, unsigned func_selector) { struct ast2600_pinctrl_priv *priv = dev_get_priv(dev); const struct aspeed_group_config *config; const struct aspeed_sig_desc *descs; u32 ctrl_reg = (u32)priv->scu; u32 i; debug("PINCTRL: group_set <%u, %u>\n", selector, func_selector); if (selector >= ARRAY_SIZE(ast2600_groups)) return -EINVAL; config = &ast2600_groups[selector]; for (i = 0; i < config->ndescs; i++) { descs = &config->descs[i]; if (descs->clr) clrbits_le32((u32)ctrl_reg + descs->offset, descs->reg_set); else setbits_le32((u32)ctrl_reg + descs->offset, descs->reg_set); } return 0; } static struct pinctrl_ops ast2600_pinctrl_ops = { .set_state = pinctrl_generic_set_state, .get_groups_count = ast2600_pinctrl_get_groups_count, .get_group_name = ast2600_pinctrl_get_group_name, .get_functions_count = ast2600_pinctrl_get_groups_count, .get_function_name = ast2600_pinctrl_get_group_name, .pinmux_group_set = ast2600_pinctrl_group_set, }; static const struct udevice_id ast2600_pinctrl_ids[] = { { .compatible = "aspeed,g6-pinctrl" }, { } }; U_BOOT_DRIVER(pinctrl_aspeed) = { .name = "aspeed_ast2600_pinctrl", .id = UCLASS_PINCTRL, .of_match = ast2600_pinctrl_ids, .priv_auto = sizeof(struct ast2600_pinctrl_priv), .ops = &ast2600_pinctrl_ops, .probe = ast2600_pinctrl_probe, }; |