Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 | // SPDX-License-Identifier: GPL-2.0-only /* * Copyright (C) 2024, Exfo Inc - All Rights Reserved * * Author: Anis CHALI <anis.chali@exfo.com> * * Inspired and adapted from the Linux pinctrl-sx150x driver: * Copyright (c) 2016, BayLibre, SAS. All rights reserved. * Author: Neil Armstrong <narmstrong@baylibre.com> * Copyright (c) 2010, Code Aurora Forum. All rights reserved. * Author: Gregory Bean <gbean@codeaurora.org> */ #include <dm.h> #include <dm/device-internal.h> #include <dm/device.h> #include <dm/device_compat.h> #include <dm/lists.h> #include <dm/pinctrl.h> #include <dt-bindings/gpio/gpio.h> #include <i2c.h> #include <linux/bitfield.h> #include <linux/bitops.h> #include <linux/delay.h> #include <log.h> #include <power/regulator.h> #include <regmap.h> #include <linux/bug.h> #include <asm/gpio.h> #define err(format, arg...) printf("ERR:" format "\n", ##arg) #define dbg(format, arg...) printf("DBG:" format "\n", ##arg) #define SX150X_PIN(_pin, _name) { .pin = _pin, .name = _name } /* The chip models of sx150x */ enum { SX150X_123 = 0, SX150X_456, SX150X_789, }; enum { SX150X_789_REG_MISC_AUTOCLEAR_OFF = 1 << 0, SX150X_MAX_REGISTER = 0xad, SX150X_IRQ_TYPE_EDGE_RISING = 0x1, SX150X_IRQ_TYPE_EDGE_FALLING = 0x2, SX150X_789_RESET_KEY1 = 0x12, SX150X_789_RESET_KEY2 = 0x34, }; struct sx150x_123_pri { u8 reg_pld_mode; u8 reg_pld_table0; u8 reg_pld_table1; u8 reg_pld_table2; u8 reg_pld_table3; u8 reg_pld_table4; u8 reg_advanced; }; struct sx150x_456_pri { u8 reg_pld_mode; u8 reg_pld_table0; u8 reg_pld_table1; u8 reg_pld_table2; u8 reg_pld_table3; u8 reg_pld_table4; u8 reg_advanced; }; struct sx150x_789_pri { u8 reg_drain; u8 reg_polarity; u8 reg_clock; u8 reg_misc; u8 reg_reset; u8 ngpios; }; struct sx150x_pin_desc { u32 pin; u8 *name; }; struct sx150x_device_data { u8 model; u8 reg_pullup; u8 reg_pulldn; u8 reg_dir; u8 reg_data; u8 reg_irq_mask; u8 reg_irq_src; u8 reg_sense; u8 ngpios; union { struct sx150x_123_pri x123; struct sx150x_456_pri x456; struct sx150x_789_pri x789; } pri; const struct sx150x_pin_desc *pins; unsigned int npins; }; struct sx150x_pinctrl_priv { char name[32]; struct udevice *gpio; struct udevice *i2c; const struct sx150x_device_data *data; }; static const struct sx150x_pin_desc sx150x_4_pins[] = { SX150X_PIN(0, "gpio0"), SX150X_PIN(1, "gpio1"), SX150X_PIN(2, "gpio2"), SX150X_PIN(3, "gpio3"), SX150X_PIN(4, "oscio"), }; static const struct sx150x_pin_desc sx150x_8_pins[] = { SX150X_PIN(0, "gpio0"), SX150X_PIN(1, "gpio1"), SX150X_PIN(2, "gpio2"), SX150X_PIN(3, "gpio3"), SX150X_PIN(4, "gpio4"), SX150X_PIN(5, "gpio5"), SX150X_PIN(6, "gpio6"), SX150X_PIN(7, "gpio7"), SX150X_PIN(8, "oscio"), }; static const struct sx150x_pin_desc sx150x_16_pins[] = { SX150X_PIN(0, "gpio0"), SX150X_PIN(1, "gpio1"), SX150X_PIN(2, "gpio2"), SX150X_PIN(3, "gpio3"), SX150X_PIN(4, "gpio4"), SX150X_PIN(5, "gpio5"), SX150X_PIN(6, "gpio6"), SX150X_PIN(7, "gpio7"), SX150X_PIN(8, "gpio8"), SX150X_PIN(9, "gpio9"), SX150X_PIN(10, "gpio10"), SX150X_PIN(11, "gpio11"), SX150X_PIN(12, "gpio12"), SX150X_PIN(13, "gpio13"), SX150X_PIN(14, "gpio14"), SX150X_PIN(15, "gpio15"), SX150X_PIN(16, "oscio"), }; static const struct sx150x_device_data sx1501q_device_data = { .model = SX150X_123, .reg_pullup = 0x02, .reg_pulldn = 0x03, .reg_dir = 0x01, .reg_data = 0x00, .reg_irq_mask = 0x05, .reg_irq_src = 0x08, .reg_sense = 0x07, .pri.x123 = { .reg_pld_mode = 0x10, .reg_pld_table0 = 0x11, .reg_pld_table2 = 0x13, .reg_advanced = 0xad, }, .ngpios = 4, .pins = sx150x_4_pins, .npins = 4, /* oscio not available */ }; static const struct sx150x_device_data sx1502q_device_data = { .model = SX150X_123, .reg_pullup = 0x02, .reg_pulldn = 0x03, .reg_dir = 0x01, .reg_data = 0x00, .reg_irq_mask = 0x05, .reg_irq_src = 0x08, .reg_sense = 0x06, .pri.x123 = { .reg_pld_mode = 0x10, .reg_pld_table0 = 0x11, .reg_pld_table1 = 0x12, .reg_pld_table2 = 0x13, .reg_pld_table3 = 0x14, .reg_pld_table4 = 0x15, .reg_advanced = 0xad, }, .ngpios = 8, .pins = sx150x_8_pins, .npins = 8, /* oscio not available */ }; static const struct sx150x_device_data sx1503q_device_data = { .model = SX150X_123, .reg_pullup = 0x04, .reg_pulldn = 0x06, .reg_dir = 0x02, .reg_data = 0x00, .reg_irq_mask = 0x08, .reg_irq_src = 0x0e, .reg_sense = 0x0a, .pri.x123 = { .reg_pld_mode = 0x20, .reg_pld_table0 = 0x22, .reg_pld_table1 = 0x24, .reg_pld_table2 = 0x26, .reg_pld_table3 = 0x28, .reg_pld_table4 = 0x2a, .reg_advanced = 0xad, }, .ngpios = 16, .pins = sx150x_16_pins, .npins = 16, /* oscio not available */ }; static const struct sx150x_device_data sx1504q_device_data = { .model = SX150X_456, .reg_pullup = 0x02, .reg_pulldn = 0x03, .reg_dir = 0x01, .reg_data = 0x00, .reg_irq_mask = 0x05, .reg_irq_src = 0x08, .reg_sense = 0x07, .pri.x456 = { .reg_pld_mode = 0x10, .reg_pld_table0 = 0x11, .reg_pld_table2 = 0x13, }, .ngpios = 4, .pins = sx150x_4_pins, .npins = 4, /* oscio not available */ }; static const struct sx150x_device_data sx1505q_device_data = { .model = SX150X_456, .reg_pullup = 0x02, .reg_pulldn = 0x03, .reg_dir = 0x01, .reg_data = 0x00, .reg_irq_mask = 0x05, .reg_irq_src = 0x08, .reg_sense = 0x06, .pri.x456 = { .reg_pld_mode = 0x10, .reg_pld_table0 = 0x11, .reg_pld_table1 = 0x12, .reg_pld_table2 = 0x13, .reg_pld_table3 = 0x14, .reg_pld_table4 = 0x15, }, .ngpios = 8, .pins = sx150x_8_pins, .npins = 8, /* oscio not available */ }; static const struct sx150x_device_data sx1506q_device_data = { .model = SX150X_456, .reg_pullup = 0x04, .reg_pulldn = 0x06, .reg_dir = 0x02, .reg_data = 0x00, .reg_irq_mask = 0x08, .reg_irq_src = 0x0e, .reg_sense = 0x0a, .pri.x456 = { .reg_pld_mode = 0x20, .reg_pld_table0 = 0x22, .reg_pld_table1 = 0x24, .reg_pld_table2 = 0x26, .reg_pld_table3 = 0x28, .reg_pld_table4 = 0x2a, .reg_advanced = 0xad, }, .ngpios = 16, .pins = sx150x_16_pins, .npins = 16, /* oscio not available */ }; static const struct sx150x_device_data sx1507q_device_data = { .model = SX150X_789, .reg_pullup = 0x03, .reg_pulldn = 0x04, .reg_dir = 0x07, .reg_data = 0x08, .reg_irq_mask = 0x09, .reg_irq_src = 0x0b, .reg_sense = 0x0a, .pri.x789 = { .reg_drain = 0x05, .reg_polarity = 0x06, .reg_clock = 0x0d, .reg_misc = 0x0e, .reg_reset = 0x7d, }, .ngpios = 4, .pins = sx150x_4_pins, .npins = ARRAY_SIZE(sx150x_4_pins), }; static const struct sx150x_device_data sx1508q_device_data = { .model = SX150X_789, .reg_pullup = 0x03, .reg_pulldn = 0x04, .reg_dir = 0x07, .reg_data = 0x08, .reg_irq_mask = 0x09, .reg_irq_src = 0x0c, .reg_sense = 0x0a, .pri.x789 = { .reg_drain = 0x05, .reg_polarity = 0x06, .reg_clock = 0x0f, .reg_misc = 0x10, .reg_reset = 0x7d, }, .ngpios = 8, .pins = sx150x_8_pins, .npins = ARRAY_SIZE(sx150x_8_pins), }; static const struct sx150x_device_data sx1509q_device_data = { .model = SX150X_789, .reg_pullup = 0x06, .reg_pulldn = 0x08, .reg_dir = 0x0e, .reg_data = 0x10, .reg_irq_mask = 0x12, .reg_irq_src = 0x18, .reg_sense = 0x14, .pri.x789 = { .reg_drain = 0x0a, .reg_polarity = 0x0c, .reg_clock = 0x1e, .reg_misc = 0x1f, .reg_reset = 0x7d, }, .ngpios = 16, .pins = sx150x_16_pins, .npins = ARRAY_SIZE(sx150x_16_pins), }; static bool sx150x_pin_is_oscio(struct sx150x_pinctrl_priv *pctl, unsigned int pin) { if (pin >= pctl->data->npins) return false; /* OSCIO pin is only present in 789 devices */ if (pctl->data->model != SX150X_789) return false; return !strcmp(pctl->data->pins[pin].name, "oscio"); } static int sx150x_reg_width(struct sx150x_pinctrl_priv *pctl, unsigned int reg) { const struct sx150x_device_data *data = pctl->data; if (reg == data->reg_sense) { /* * RegSense packs two bits of configuration per GPIO, * so we'd need to read twice as many bits as there * are GPIO in our chip */ return 2 * data->ngpios; } else if ((data->model == SX150X_789 && (reg == data->pri.x789.reg_misc || reg == data->pri.x789.reg_clock || reg == data->pri.x789.reg_reset)) || (data->model == SX150X_123 && reg == data->pri.x123.reg_advanced) || (data->model == SX150X_456 && data->pri.x456.reg_advanced && reg == data->pri.x456.reg_advanced)) { return 8; } else { return data->ngpios; } } static unsigned int sx150x_maybe_swizzle(struct sx150x_pinctrl_priv *pctl, unsigned int reg, unsigned int val) { unsigned int a, b; const struct sx150x_device_data *data = pctl->data; /* * Whereas SX1509 presents RegSense in a simple layout as such: * reg [ f f e e d d c c ] * reg 1 [ b b a a 9 9 8 8 ] * reg 2 [ 7 7 6 6 5 5 4 4 ] * reg 3 [ 3 3 2 2 1 1 0 0 ] * * SX1503 and SX1506 deviate from that data layout, instead storing * their contents as follows: * * reg [ f f e e d d c c ] * reg 1 [ 7 7 6 6 5 5 4 4 ] * reg 2 [ b b a a 9 9 8 8 ] * reg 3 [ 3 3 2 2 1 1 0 0 ] * * so, taking that into account, we swap two * inner bytes of a 4-byte result */ if (reg == data->reg_sense && data->ngpios == 16 && (data->model == SX150X_123 || data->model == SX150X_456)) { a = val & 0x00ff0000; b = val & 0x0000ff00; val &= 0xff0000ff; val |= b << 8; val |= a >> 8; } return val; } /* * In order to mask the differences between 16 and 8 bit expander * devices we set up a sligthly ficticious regmap that pretends to be * a set of 32-bit (to accommodate RegSenseLow/RegSenseHigh * pair/quartet) registers and transparently reconstructs those * registers via multiple I2C/SMBus reads * * This way the rest of the driver code, interfacing with the chip via * regmap API, can work assuming that each GPIO pin is represented by * a group of bits at an offset proportional to GPIO number within a * given register. */ static int sx150x_reg_read(struct sx150x_pinctrl_priv *pctl, unsigned int reg, unsigned int *result) { int ret, n; const int width = sx150x_reg_width(pctl, reg); unsigned int val, idx; /* * There are four potential cases covered by this function: * * 1) 8-pin chip, single configuration bit register * * This is trivial the code below just needs to read: * reg [ 7 6 5 4 3 2 1 0 ] * * 2) 8-pin chip, double configuration bit register (RegSense) * * The read will be done as follows: * reg [ 7 7 6 6 5 5 4 4 ] * reg 1 [ 3 3 2 2 1 1 0 0 ] * * 3) 16-pin chip, single configuration bit register * * The read will be done as follows: * reg [ f e d c b a 9 8 ] * reg 1 [ 7 6 5 4 3 2 1 0 ] * * 4) 16-pin chip, double configuration bit register (RegSense) * * The read will be done as follows: * reg [ f f e e d d c c ] * reg 1 [ b b a a 9 9 8 8 ] * reg 2 [ 7 7 6 6 5 5 4 4 ] * reg 3 [ 3 3 2 2 1 1 0 0 ] */ for (n = width, val = 0; n > 0; n -= 8) { val <<= 8; idx = reg; ret = dm_i2c_reg_read(pctl->i2c, idx); if (ret < 0) return ret; val |= ret; } *result = sx150x_maybe_swizzle(pctl, reg, val); return 0; } static int sx150x_reg_write(struct sx150x_pinctrl_priv *pctl, unsigned int reg, unsigned int val) { int ret, n; const int width = sx150x_reg_width(pctl, reg); val = sx150x_maybe_swizzle(pctl, reg, val); n = (width - 1) & ~7; do { const u8 byte = (val >> n) & 0xff; ret = dm_i2c_reg_write(pctl->i2c, reg, byte); if (ret < 0) return ret; n -= 8; } while (n >= 0); return 0; } static unsigned int sx150x_read(struct sx150x_pinctrl_priv *pctl, uint reg) { int ret; unsigned int res; ret = sx150x_reg_read(pctl, reg, &res); if (ret) { err("%s: failed to read reg(%x) with %d", pctl->name, reg, ret); return ret; } return res; } static int sx150x_write(struct sx150x_pinctrl_priv *pctl, uint reg, uint val) { return sx150x_reg_write(pctl, reg, val); } static int sx150x_write_bits(struct sx150x_pinctrl_priv *pctl, uint reg, uint mask, uint val) { int orig, tmp; orig = sx150x_read(pctl, reg); if (orig < 0) return orig; tmp = orig & ~mask; tmp |= val & mask; return sx150x_write(pctl, reg, tmp); } static int sx150x_reset(struct udevice *dev) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev); int err; err = sx150x_write(pctl, pctl->data->pri.x789.reg_reset, SX150X_789_RESET_KEY1); if (err < 0) return err; err = sx150x_write(pctl, pctl->data->pri.x789.reg_reset, SX150X_789_RESET_KEY2); return err; } static int sx150x_init_misc(struct udevice *dev) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev); u8 reg, value; switch (pctl->data->model) { case SX150X_789: reg = pctl->data->pri.x789.reg_misc; value = 0x0; break; case SX150X_456: reg = pctl->data->pri.x456.reg_advanced; value = 0x00; /* * Only SX1506 has RegAdvanced, SX1504/5 are expected * to initialize this offset to zero */ if (!reg) return 0; break; case SX150X_123: reg = pctl->data->pri.x123.reg_advanced; value = 0x00; break; default: WARN(1, "Unknown chip model %d\n", pctl->data->model); return -EINVAL; } return sx150x_write(pctl, reg, value); } static int sx150x_init_hw(struct udevice *dev) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev); const u8 reg[] = { [SX150X_789] = pctl->data->pri.x789.reg_polarity, [SX150X_456] = pctl->data->pri.x456.reg_pld_mode, [SX150X_123] = pctl->data->pri.x123.reg_pld_mode, }; int err; if (pctl->data->model == SX150X_789 && dev_read_bool(dev, "semtech,probe-reset")) { err = sx150x_reset(dev); if (err < 0) return err; } err = sx150x_init_misc(dev); if (err < 0) return err; /* Set all pins to work in normal mode */ return sx150x_write(pctl, reg[pctl->data->model], 0); } static int sx150x_gpio_get_value(struct udevice *dev, unsigned int offset) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); if (sx150x_pin_is_oscio(pctl, offset)) return -EINVAL; int val = sx150x_read(pctl, pctl->data->reg_data); return !!(val & BIT(offset)); } static int sx150x_gpio_set(struct udevice *dev, unsigned int offset, int value) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); return sx150x_write_bits(pctl, pctl->data->reg_data, BIT(offset), value ? BIT(offset) : 0); } static int sx150x_gpio_oscio_set(struct udevice *dev, int value) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); return sx150x_write(pctl, pctl->data->pri.x789.reg_clock, (value ? 0x1f : 0x10)); } static int sx150x_gpio_set_value(struct udevice *dev, unsigned int offset, int value) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); if (sx150x_pin_is_oscio(pctl, offset)) sx150x_gpio_oscio_set(dev->parent, value); else sx150x_gpio_set(dev->parent, offset, value); return 0; } static int sx150x_gpio_get_direction(struct udevice *dev, unsigned int offset) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); int val; if (sx150x_pin_is_oscio(pctl, offset)) return GPIOF_OUTPUT; val = sx150x_read(pctl, pctl->data->reg_data); if (val < 0) return val; if (val & BIT(offset)) return GPIOF_INPUT; return GPIOF_OUTPUT; } static int sx150x_gpio_direction_input(struct udevice *dev, unsigned int offset) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); if (sx150x_pin_is_oscio(pctl, offset)) return -EINVAL; return sx150x_write_bits(pctl, pctl->data->reg_dir, BIT(offset), BIT(offset)); } static int sx150x_gpio_direction_output(struct udevice *dev, unsigned int offset, int value) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); int ret; if (sx150x_pin_is_oscio(pctl, offset)) return sx150x_gpio_oscio_set(dev, value); ret = sx150x_write_bits(pctl, pctl->data->reg_dir, BIT(offset), 0); if (ret < 0) return ret; return sx150x_gpio_set(dev, offset, value); } static int sx150x_gpio_probe(struct udevice *dev) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev->parent); struct gpio_dev_priv *uc_priv; uc_priv = dev_get_uclass_priv(dev); uc_priv->bank_name = pctl->name; uc_priv->gpio_count = pctl->data->ngpios; return 0; } static struct dm_gpio_ops sx150x_gpio_ops = { .get_value = sx150x_gpio_get_value, .set_value = sx150x_gpio_set_value, .get_function = sx150x_gpio_get_direction, .direction_input = sx150x_gpio_direction_input, .direction_output = sx150x_gpio_direction_output, }; static struct driver sx150x_gpio_driver = { .name = "sx150x-gpio", .id = UCLASS_GPIO, .probe = sx150x_gpio_probe, .ops = &sx150x_gpio_ops, }; static const struct udevice_id sx150x_pinctrl_of_match[] = { { .compatible = "semtech,sx1501q", .data = (ulong)&sx1501q_device_data }, { .compatible = "semtech,sx1502q", .data = (ulong)&sx1502q_device_data }, { .compatible = "semtech,sx1503q", .data = (ulong)&sx1503q_device_data }, { .compatible = "semtech,sx1504q", .data = (ulong)&sx1504q_device_data }, { .compatible = "semtech,sx1505q", .data = (ulong)&sx1505q_device_data }, { .compatible = "semtech,sx1506q", .data = (ulong)&sx1506q_device_data }, { .compatible = "semtech,sx1507q", .data = (ulong)&sx1507q_device_data }, { .compatible = "semtech,sx1508q", .data = (ulong)&sx1508q_device_data }, { .compatible = "semtech,sx1509q", .data = (ulong)&sx1509q_device_data }, {}, }; static const struct pinconf_param __maybe_unused sx150x_conf_params[] = { { "bias-disable", PIN_CONFIG_BIAS_DISABLE, 0 }, { "bias-pull-up", PIN_CONFIG_BIAS_PULL_UP, 1 }, { "bias-pull-down", PIN_CONFIG_BIAS_PULL_DOWN, 1 }, { "drive-open-drain", PIN_CONFIG_DRIVE_OPEN_DRAIN, 0 }, { "drive-push-pull", PIN_CONFIG_DRIVE_PUSH_PULL, 0 }, { "output", PIN_CONFIG_OUTPUT, 0 }, }; static int sx150x_pinctrl_get_pins_count(struct udevice *dev) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev); return pctl->data->ngpios; } static const char *sx150x_pinctrl_get_pin_name(struct udevice *dev, unsigned int selector) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev); static char pin_name[PINNAME_SIZE]; snprintf(pin_name, PINNAME_SIZE, "%s", pctl->data->pins[selector].name); return pin_name; } static int __maybe_unused sx150x_pinctrl_conf_set(struct udevice *dev, unsigned int pin, unsigned int param, unsigned int arg) { int ret; struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev); if (sx150x_pin_is_oscio(pctl, pin)) { if (param == PIN_CONFIG_OUTPUT) { ret = sx150x_gpio_direction_output(pctl->gpio, pin, arg); if (ret < 0) return ret; } else { return -EOPNOTSUPP; } } switch (param) { case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT: case PIN_CONFIG_BIAS_DISABLE: ret = sx150x_write_bits(pctl, pctl->data->reg_pulldn, BIT(pin), 0); if (ret < 0) return ret; ret = sx150x_write_bits(pctl, pctl->data->reg_pullup, BIT(pin), 0); if (ret < 0) return ret; break; case PIN_CONFIG_BIAS_PULL_UP: ret = sx150x_write_bits(pctl, pctl->data->reg_pullup, BIT(pin), BIT(pin)); if (ret < 0) return ret; break; case PIN_CONFIG_BIAS_PULL_DOWN: ret = sx150x_write_bits(pctl, pctl->data->reg_pulldn, BIT(pin), BIT(pin)); if (ret < 0) return ret; break; case PIN_CONFIG_DRIVE_OPEN_DRAIN: if (pctl->data->model != SX150X_789 || sx150x_pin_is_oscio(pctl, pin)) return -EOPNOTSUPP; ret = sx150x_write_bits(pctl, pctl->data->pri.x789.reg_drain, BIT(pin), BIT(pin)); if (ret < 0) return ret; break; case PIN_CONFIG_DRIVE_PUSH_PULL: if (pctl->data->model != SX150X_789 || sx150x_pin_is_oscio(pctl, pin)) return 0; ret = sx150x_write_bits(pctl, pctl->data->pri.x789.reg_drain, BIT(pin), 0); if (ret < 0) return ret; break; case PIN_CONFIG_OUTPUT: ret = sx150x_gpio_direction_output(pctl->gpio, pin, arg); if (ret < 0) return ret; break; default: return -EOPNOTSUPP; } return 0; } static int sx150x_pinctrl_bind(struct udevice *dev) { struct sx150x_pinctrl_priv *pctl = dev_get_plat(dev); int ret; if (!dev_read_bool(dev, "gpio-controller")) return 0; ret = device_bind(dev, &sx150x_gpio_driver, dev_read_name(dev), NULL, dev_ofnode(dev), &pctl->gpio); if (ret) return ret; return 0; } static int sx150x_pinctrl_probe(struct udevice *dev) { struct sx150x_pinctrl_priv *pctl = dev_get_priv(dev); const struct sx150x_device_data *drv_data = (const struct sx150x_device_data *)dev_get_driver_data(dev); int ret, reg; if (!drv_data) return -ENOENT; pctl->data = drv_data; reg = dev_read_u32_default(dev, "reg", -ENODEV); if (reg < 0) return -ENODEV; ret = dm_i2c_probe(dev->parent, reg, 0, &pctl->i2c); if (ret) { err("Cannot find I2C chip %02x (%d)", reg, ret); return ret; } ret = sx150x_init_hw(dev); if (ret) { err("Cannot initialize GPIO expander at %02x with %d", reg, ret); return ret; } snprintf(pctl->name, 32, "gpio-ext@%x_", reg); return 0; } static struct pinctrl_ops sx150x_pinctrl_ops = { .set_state = pinctrl_generic_set_state, .get_pins_count = sx150x_pinctrl_get_pins_count, .get_pin_name = sx150x_pinctrl_get_pin_name, #if CONFIG_IS_ENABLED(PINCONF) .pinconf_set = sx150x_pinctrl_conf_set, .pinconf_num_params = ARRAY_SIZE(sx150x_conf_params), .pinconf_params = sx150x_conf_params, #endif }; U_BOOT_DRIVER(sx150x_pinctrl) = { .name = "sx150x-pinctrl", .id = UCLASS_PINCTRL, .of_match = sx150x_pinctrl_of_match, .priv_auto = sizeof(struct sx150x_pinctrl_priv), .ops = &sx150x_pinctrl_ops, .probe = sx150x_pinctrl_probe, .bind = sx150x_pinctrl_bind, }; |