Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 | // SPDX-License-Identifier: GPL-2.0 /* * Xilinx ZynqMP SOC driver * * Copyright (C) 2021 Xilinx, Inc. * Michal Simek <michal.simek@amd.com> * * Copyright (C) 2022 Weidmüller Interface GmbH & Co. KG * Stefan Herbrechtsmeier <stefan.herbrechtsmeier@weidmueller.com> */ #include <dm.h> #include <dm/device_compat.h> #include <asm/cache.h> #include <soc.h> #include <zynqmp_firmware.h> #include <asm/arch/sys_proto.h> #include <asm/arch/hardware.h> /* * Zynqmp has 4 silicon revisions * v0 -> 0(XCZU9EG-ES1) * v1 -> 1(XCZU3EG-ES1, XCZU15EG-ES1) * v2 -> 2(XCZU7EV-ES1, XCZU9EG-ES2, XCZU19EG-ES1) * v3 -> 3(Production Level) */ static const char zynqmp_family[] = "ZynqMP"; #define EFUSE_VCU_DIS_SHIFT 8 #define EFUSE_VCU_DIS_MASK BIT(EFUSE_VCU_DIS_SHIFT) #define EFUSE_GPU_DIS_SHIFT 5 #define EFUSE_GPU_DIS_MASK BIT(EFUSE_GPU_DIS_SHIFT) #define IDCODE_DEV_TYPE_MASK GENMASK(27, 0) #define IDCODE2_PL_INIT_SHIFT 9 #define IDCODE2_PL_INIT_MASK BIT(IDCODE2_PL_INIT_SHIFT) #define ZYNQMP_VERSION_SIZE 10 enum { ZYNQMP_VARIANT_EG = BIT(0), ZYNQMP_VARIANT_EV = BIT(1), ZYNQMP_VARIANT_CG = BIT(2), ZYNQMP_VARIANT_DR = BIT(3), ZYNQMP_VARIANT_DR_SE = BIT(4), ZYNQMP_VARIANT_EG_SE = BIT(5), ZYNQMP_VARIANT_TEG = BIT(6), ZYNQMP_VARIANT_EG_LR = BIT(7), }; struct zynqmp_device { u32 id; u8 device; u8 variants; }; struct soc_xilinx_zynqmp_priv { const char *family; char machine[ZYNQMP_VERSION_SIZE]; char revision; }; static const struct zynqmp_device zynqmp_devices[] = { { .id = 0x04688093, .device = 1, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG, }, { .id = 0x04689093, .device = 1, .variants = ZYNQMP_VARIANT_EG_LR, }, { .id = 0x04711093, .device = 2, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG, }, { .id = 0x04710093, .device = 3, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG, }, { .id = 0x04718093, .device = 3, .variants = ZYNQMP_VARIANT_TEG, }, { .id = 0x04721093, .device = 4, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG | ZYNQMP_VARIANT_EV, }, { .id = 0x04720093, .device = 5, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG | ZYNQMP_VARIANT_EV, }, { .id = 0x04739093, .device = 6, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG, }, { .id = 0x04730093, .device = 7, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG | ZYNQMP_VARIANT_EV, }, { .id = 0x04738093, .device = 9, .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG, }, { .id = 0x04740093, .device = 11, .variants = ZYNQMP_VARIANT_EG, }, { .id = 0x04741093, .device = 11, .variants = ZYNQMP_VARIANT_EG_SE, }, { .id = 0x04750093, .device = 15, .variants = ZYNQMP_VARIANT_EG, }, { .id = 0x04759093, .device = 17, .variants = ZYNQMP_VARIANT_EG, }, { .id = 0x04758093, .device = 19, .variants = ZYNQMP_VARIANT_EG, }, { .id = 0x0475C093, .device = 19, .variants = ZYNQMP_VARIANT_EG_SE, }, { .id = 0x047E1093, .device = 21, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047E3093, .device = 23, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047E5093, .device = 25, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047E4093, .device = 27, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047E0093, .device = 28, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047E2093, .device = 29, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047E6093, .device = 39, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047FD093, .device = 43, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047F8093, .device = 46, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047FF093, .device = 47, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047FA093, .device = 47, .variants = ZYNQMP_VARIANT_DR_SE, }, { .id = 0x047FB093, .device = 48, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x047FE093, .device = 49, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x046d0093, .device = 67, .variants = ZYNQMP_VARIANT_DR, }, { .id = 0x046d7093, .device = 67, .variants = ZYNQMP_VARIANT_DR_SE, }, { .id = 0x04712093, .device = 24, .variants = 0, }, { .id = 0x04724093, .device = 26, .variants = 0, }, }; static const struct zynqmp_device *zynqmp_get_device(u32 idcode) { idcode &= IDCODE_DEV_TYPE_MASK; for (int i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) { if (zynqmp_devices[i].id == idcode) return &zynqmp_devices[i]; } return NULL; } static int soc_xilinx_zynqmp_detect_machine(struct udevice *dev, u32 idcode, u32 idcode2) { struct soc_xilinx_zynqmp_priv *priv = dev_get_priv(dev); const struct zynqmp_device *device; int ret; device = zynqmp_get_device(idcode); if (!device) return 0; /* Add device prefix to the name */ ret = snprintf(priv->machine, sizeof(priv->machine), "%s%d", device->variants ? "zu" : "xck", device->device); if (ret < 0) return ret; if (device->variants & ZYNQMP_VARIANT_EV) { /* Devices with EV variant might be EG/CG/EV family */ if (idcode2 & IDCODE2_PL_INIT_MASK) { u32 family = ((idcode2 & EFUSE_VCU_DIS_MASK) >> EFUSE_VCU_DIS_SHIFT) << 1 | ((idcode2 & EFUSE_GPU_DIS_MASK) >> EFUSE_GPU_DIS_SHIFT); /* * Get family name based on extended idcode values as * determined on UG1087, EXTENDED_IDCODE register * description */ switch (family) { case 0x00: strlcat(priv->machine, "ev", sizeof(priv->machine)); break; case 0x10: strlcat(priv->machine, "eg", sizeof(priv->machine)); break; case 0x11: strlcat(priv->machine, "cg", sizeof(priv->machine)); break; default: /* Do not append family name*/ break; } } else { /* * When PL powered down the VCU Disable efuse cannot be * read. So, ignore the bit and just findout if it is CG * or EG/EV variant. */ strlcat(priv->machine, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" : "e", sizeof(priv->machine)); } } else if (device->variants & ZYNQMP_VARIANT_CG) { /* Devices with CG variant might be EG or CG family */ strlcat(priv->machine, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" : "eg", sizeof(priv->machine)); } else if (device->variants & ZYNQMP_VARIANT_EG) { strlcat(priv->machine, "eg", sizeof(priv->machine)); } else if (device->variants & ZYNQMP_VARIANT_EG_SE) { strlcat(priv->machine, "eg_SE", sizeof(priv->machine)); } else if (device->variants & ZYNQMP_VARIANT_EG_LR) { strlcat(priv->machine, "eg_LR", sizeof(priv->machine)); } else if (device->variants & ZYNQMP_VARIANT_DR) { strlcat(priv->machine, "dr", sizeof(priv->machine)); } else if (device->variants & ZYNQMP_VARIANT_DR_SE) { strlcat(priv->machine, "dr_SE", sizeof(priv->machine)); } else if (device->variants & ZYNQMP_VARIANT_TEG) { strlcat(priv->machine, "teg", sizeof(priv->machine)); } return 0; } static int soc_xilinx_zynqmp_get_family(struct udevice *dev, char *buf, int size) { struct soc_xilinx_zynqmp_priv *priv = dev_get_priv(dev); return snprintf(buf, size, "%s", priv->family); } static int soc_xilinx_zynqmp_get_machine(struct udevice *dev, char *buf, int size) { struct soc_xilinx_zynqmp_priv *priv = dev_get_priv(dev); const char *machine = priv->machine; if (!machine[0]) machine = "unknown"; return snprintf(buf, size, "%s", machine); } static int soc_xilinx_zynqmp_get_revision(struct udevice *dev, char *buf, int size) { struct soc_xilinx_zynqmp_priv *priv = dev_get_priv(dev); return snprintf(buf, size, "v%d", priv->revision); } static const struct soc_ops soc_xilinx_zynqmp_ops = { .get_family = soc_xilinx_zynqmp_get_family, .get_revision = soc_xilinx_zynqmp_get_revision, .get_machine = soc_xilinx_zynqmp_get_machine, }; static int soc_xilinx_zynqmp_probe(struct udevice *dev) { struct soc_xilinx_zynqmp_priv *priv = dev_get_priv(dev); u32 ret_payload[PAYLOAD_ARG_CNT]; int ret; priv->family = zynqmp_family; if (!IS_ENABLED(CONFIG_ZYNQMP_FIRMWARE)) ret = zynqmp_mmio_read(ZYNQMP_PS_VERSION, &ret_payload[2]); else ret = xilinx_pm_request(PM_GET_CHIPID, 0, 0, 0, 0, 0, 0, ret_payload); if (ret < 0) return ret; priv->revision = ret_payload[2] & ZYNQMP_PS_VER_MASK; if (IS_ENABLED(CONFIG_ZYNQMP_FIRMWARE)) { /* * Firmware returns: * payload[0][31:0] = status of the operation * payload[1] = IDCODE * payload[2][19:0] = Version * payload[2][28:20] = EXTENDED_IDCODE * payload[2][29] = PL_INIT */ u32 idcode = ret_payload[1]; u32 idcode2 = ret_payload[2] >> ZYNQMP_CSU_VERSION_EMPTY_SHIFT; dev_dbg(dev, "IDCODE: 0x%0x, IDCODE2: 0x%0x\n", idcode, idcode2); ret = soc_xilinx_zynqmp_detect_machine(dev, idcode, idcode2); if (ret) return ret; } return 0; } U_BOOT_DRIVER(soc_xilinx_zynqmp) = { .name = "soc_xilinx_zynqmp", .id = UCLASS_SOC, .ops = &soc_xilinx_zynqmp_ops, .probe = soc_xilinx_zynqmp_probe, .priv_auto = sizeof(struct soc_xilinx_zynqmp_priv), .flags = DM_FLAG_PRE_RELOC, }; |