Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 | // SPDX-License-Identifier: GPL-2.0+ /* * (C) Copyright 2009 * Marvell Semiconductor <www.marvell.com> * Written-by: Prafulla Wadaskar <prafulla@marvell.com> */ #include <log.h> #include <asm/global_data.h> #include <asm/io.h> #include <usb.h> #include <linux/delay.h> #include "ehci.h" #include <linux/mbus.h> #include <asm/arch/cpu.h> #include <dm.h> #if defined(CONFIG_ARCH_KIRKWOOD) #include <asm/arch/soc.h> #elif defined(CONFIG_ARCH_ORION5X) #include <asm/arch/orion5x.h> #endif DECLARE_GLOBAL_DATA_PTR; #define USB_WINDOW_CTRL(i) (0x320 + ((i) << 4)) #define USB_WINDOW_BASE(i) (0x324 + ((i) << 4)) #define USB_TARGET_DRAM 0x0 #define USB2_SBUSCFG_OFF 0x90 #define USB_SBUSCFG_BAWR_OFF 0x6 #define USB_SBUSCFG_BARD_OFF 0x3 #define USB_SBUSCFG_AHBBRST_OFF 0x0 #define USB_SBUSCFG_BAWR_ALIGN_64B 0x4 #define USB_SBUSCFG_BARD_ALIGN_64B 0x4 #define USB_SBUSCFG_AHBBRST_INCR16 0x7 /* * USB 2.0 Bridge Address Decoding registers setup */ #if CONFIG_IS_ENABLED(DM_USB) struct ehci_mvebu_priv { struct ehci_ctrl ehci; fdt_addr_t hcd_base; }; #define USB_TO_DRAM_TARGET_ID 0x2 #define USB_TO_DRAM_ATTR_ID 0x0 #define USB_DRAM_BASE 0x00000000 #define USB_DRAM_SIZE 0xfff /* don't overrun u-boot source (was 0xffff) */ /* * Once all the older Marvell SoC's (Orion, Kirkwood) are converted * to the common mvebu archticture including the mbus setup, this * will be the only function needed to configure the access windows */ static void usb_brg_adrdec_setup(struct udevice *dev, void *base) { const struct mbus_dram_target_info *dram; int i; dram = mvebu_mbus_dram_info(); for (i = 0; i < 4; i++) { writel(0, base + USB_WINDOW_CTRL(i)); writel(0, base + USB_WINDOW_BASE(i)); } if (device_is_compatible(dev, "marvell,ac5-ehci")) { /* * use decoding window to map dram address seen by usb to 0x0 */ /* Write size, attributes and target id to control register */ writel((USB_DRAM_SIZE << 16) | (USB_TO_DRAM_ATTR_ID << 8) | (USB_TO_DRAM_TARGET_ID << 4) | 1, base + USB_WINDOW_CTRL(0)); /* Write base address to base register */ writel(USB_DRAM_BASE, base + USB_WINDOW_BASE(0)); debug("## AC5 decoding windows, ctrl[%p]=0x%x, base[%p]=0x%x\n", base + USB_WINDOW_CTRL(0), readl(base + USB_WINDOW_CTRL(0)), base + USB_WINDOW_BASE(0), readl(base + USB_WINDOW_BASE(0))); } else { for (i = 0; i < dram->num_cs; i++) { const struct mbus_dram_window *cs = dram->cs + i; /* Write size, attributes and target id to control register */ writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) | (dram->mbus_dram_target_id << 4) | 1, base + USB_WINDOW_CTRL(i)); /* Write base address to base register */ writel(cs->base, base + USB_WINDOW_BASE(i)); } } } static void marvell_ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg, uint32_t *reg) { struct ehci_mvebu_priv *priv = ctrl->priv; /* * Set default value for reg SBUSCFG, which is Control for the AMBA * system bus interface: * BAWR = BARD = 4 : Align rd/wr bursts packets larger than 64 bytes * AHBBRST = 7 : Align AHB burst for packets larger than 64 bytes */ writel((USB_SBUSCFG_BAWR_ALIGN_64B << USB_SBUSCFG_BAWR_OFF) | (USB_SBUSCFG_BARD_ALIGN_64B << USB_SBUSCFG_BARD_OFF) | (USB_SBUSCFG_AHBBRST_INCR16 << USB_SBUSCFG_AHBBRST_OFF), priv->hcd_base + USB2_SBUSCFG_OFF); mdelay(50); } static struct ehci_ops marvell_ehci_ops = { .powerup_fixup = NULL, }; static int ehci_mvebu_probe(struct udevice *dev) { struct ehci_mvebu_priv *priv = dev_get_priv(dev); struct ehci_hccr *hccr; struct ehci_hcor *hcor; /* * Get the base address for EHCI controller from the device node */ priv->hcd_base = dev_read_addr(dev); if (priv->hcd_base == FDT_ADDR_T_NONE) { debug("Can't get the EHCI register base address\n"); return -ENXIO; } /* * For SoCs without hlock like Armada3700 we need to program the sbuscfg * reg to guarantee AHB master's burst will not overrun or underrun * the FIFO. Otherwise all USB2 write option will fail. * Also, the address decoder doesn't need to get setup with this * SoC, so don't call usb_brg_adrdec_setup(). */ if (device_is_compatible(dev, "marvell,armada-3700-ehci")) marvell_ehci_ops.powerup_fixup = marvell_ehci_powerup_fixup; else usb_brg_adrdec_setup(dev, (void *)priv->hcd_base); hccr = (struct ehci_hccr *)(priv->hcd_base + 0x100); hcor = (struct ehci_hcor *) ((uintptr_t)hccr + HC_LENGTH(ehci_readl(&hccr->cr_capbase))); debug("ehci-marvell: init hccr %lx and hcor %lx hc_length %ld\n", (uintptr_t)hccr, (uintptr_t)hcor, (uintptr_t)HC_LENGTH(ehci_readl(&hccr->cr_capbase))); #define PHY_CALIB_OFFSET 0x808 /* * Trigger calibration during each usb start/reset: * BIT 13 to 0, and then to 1 */ if (device_is_compatible(dev, "marvell,ac5-ehci")) { void *phy_calib_reg = (void *)(priv->hcd_base + PHY_CALIB_OFFSET); u32 val = readl(phy_calib_reg) & (~BIT(13)); writel(val, phy_calib_reg); writel(val | BIT(13), phy_calib_reg); } return ehci_register(dev, hccr, hcor, &marvell_ehci_ops, 0, USB_INIT_HOST); } static const struct udevice_id ehci_usb_ids[] = { { .compatible = "marvell,orion-ehci", }, { .compatible = "marvell,armada-3700-ehci", }, { .compatible = "marvell,ac5-ehci", }, { } }; U_BOOT_DRIVER(ehci_mvebu) = { .name = "ehci_mvebu", .id = UCLASS_USB, .of_match = ehci_usb_ids, .probe = ehci_mvebu_probe, .remove = ehci_deregister, .ops = &ehci_usb_ops, .plat_auto = sizeof(struct usb_plat), .priv_auto = sizeof(struct ehci_mvebu_priv), .flags = DM_FLAG_ALLOC_PRIV_DMA, }; #else #define MVUSB_BASE(port) MVUSB0_BASE static void usb_brg_adrdec_setup(int index) { int i; u32 size, base, attrib; for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) { /* Enable DRAM bank */ switch (i) { case 0: attrib = MVUSB0_CPU_ATTR_DRAM_CS0; break; case 1: attrib = MVUSB0_CPU_ATTR_DRAM_CS1; break; case 2: attrib = MVUSB0_CPU_ATTR_DRAM_CS2; break; case 3: attrib = MVUSB0_CPU_ATTR_DRAM_CS3; break; default: /* invalide bank, disable access */ attrib = 0; break; } size = gd->bd->bi_dram[i].size; base = gd->bd->bi_dram[i].start; if ((size) && (attrib)) writel(MVCPU_WIN_CTRL_DATA(size, USB_TARGET_DRAM, attrib, MVCPU_WIN_ENABLE), MVUSB0_BASE + USB_WINDOW_CTRL(i)); else writel(MVCPU_WIN_DISABLE, MVUSB0_BASE + USB_WINDOW_CTRL(i)); writel(base, MVUSB0_BASE + USB_WINDOW_BASE(i)); } } /* * Create the appropriate control structures to manage * a new EHCI host controller. */ int ehci_hcd_init(int index, enum usb_init_type init, struct ehci_hccr **hccr, struct ehci_hcor **hcor) { usb_brg_adrdec_setup(index); *hccr = (struct ehci_hccr *)(MVUSB_BASE(index) + 0x100); *hcor = (struct ehci_hcor *)((uint32_t) *hccr + HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase))); debug("ehci-marvell: init hccr %x and hcor %x hc_length %d\n", (uint32_t)*hccr, (uint32_t)*hcor, (uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase))); return 0; } /* * Destroy the appropriate control structures corresponding * the the EHCI host controller. */ int ehci_hcd_stop(int index) { return 0; } #endif /* CONFIG_IS_ENABLED(DM_USB) */ |