Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 | // SPDX-License-Identifier: GPL-2.0+ /* * (C) Copyright 2011 Ilya Yanok, Emcraft Systems * (C) Copyright 2004-2008 * Texas Instruments, <www.ti.com> * * Derived from Beagle Board code by * Sunil Kumar <sunilsaini05@gmail.com> * Shashi Ranjan <shashiranjanmca05@gmail.com> * */ #include <log.h> #include <time.h> #include <usb.h> #include <linux/delay.h> #include <usb/ulpi.h> #include <errno.h> #include <asm/io.h> #include <asm/gpio.h> #include <asm/arch/ehci.h> #include <asm/ehci-omap.h> #include <dm.h> #include <dm/device-internal.h> #include <dm/lists.h> #include <power/regulator.h> #include "ehci.h" static struct omap_uhh *const uhh = (struct omap_uhh *)OMAP_UHH_BASE; static struct omap_usbtll *const usbtll = (struct omap_usbtll *)OMAP_USBTLL_BASE; static struct omap_ehci *const ehci = (struct omap_ehci *)OMAP_EHCI_BASE; static int omap_uhh_reset(void) { int timeout = 0; u32 rev; rev = readl(&uhh->rev); /* Soft RESET */ writel(OMAP_UHH_SYSCONFIG_SOFTRESET, &uhh->sysc); switch (rev) { case OMAP_USBHS_REV1: /* Wait for soft RESET to complete */ while (!(readl(&uhh->syss) & 0x1)) { if (timeout > 100) { printf("%s: RESET timeout\n", __func__); return -1; } udelay(10); timeout++; } /* Set No-Idle, No-Standby */ writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc); break; default: /* Rev. 2 onwards */ udelay(2); /* Need to wait before accessing SYSCONFIG back */ /* Wait for soft RESET to complete */ while ((readl(&uhh->sysc) & 0x1)) { if (timeout > 100) { printf("%s: RESET timeout\n", __func__); return -1; } udelay(10); timeout++; } writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc); break; } return 0; } static int omap_ehci_tll_reset(void) { unsigned long init = get_timer(0); /* perform TLL soft reset, and wait until reset is complete */ writel(OMAP_USBTLL_SYSCONFIG_SOFTRESET, &usbtll->sysc); /* Wait for TLL reset to complete */ while (!(readl(&usbtll->syss) & OMAP_USBTLL_SYSSTATUS_RESETDONE)) if (get_timer(init) > CONFIG_SYS_HZ) { debug("OMAP EHCI error: timeout resetting TLL\n"); return -EL3RST; } return 0; } static void omap_usbhs_hsic_init(int port) { unsigned int reg; /* Enable channels now */ reg = readl(&usbtll->channel_conf + port); setbits_le32(®, (OMAP_TLL_CHANNEL_CONF_CHANMODE_TRANSPARENT_UTMI | OMAP_TLL_CHANNEL_CONF_ULPINOBITSTUFF | OMAP_TLL_CHANNEL_CONF_DRVVBUS | OMAP_TLL_CHANNEL_CONF_CHRGVBUS | OMAP_TLL_CHANNEL_CONF_CHANEN)); writel(reg, &usbtll->channel_conf + port); } #ifdef CONFIG_USB_ULPI static void omap_ehci_soft_phy_reset(int port) { struct ulpi_viewport ulpi_vp; ulpi_vp.viewport_addr = (u32)&ehci->insreg05_utmi_ulpi; ulpi_vp.port_num = port; ulpi_reset(&ulpi_vp); } #else static void omap_ehci_soft_phy_reset(int port) { return; } #endif struct ehci_omap_priv_data { struct ehci_ctrl ctrl; struct omap_ehci *ehci; #ifdef CONFIG_DM_REGULATOR struct udevice *vbus_supply; #endif enum usb_init_type init_type; int portnr; struct phy phy[OMAP_HS_USB_PORTS]; int nports; }; /* * Initialize the OMAP EHCI controller and PHY. * Based on "drivers/usb/host/ehci-omap.c" from Linux 3.1 * See there for additional Copyrights. */ static int omap_ehci_hcd_init(int index, struct omap_usbhs_board_data *usbhs_pdata, struct udevice *dev) { int ret; unsigned int i, reg = 0, rev = 0; debug("Initializing OMAP EHCI\n"); ret = board_usb_init(index, USB_INIT_HOST); if (ret < 0) return ret; /* Hold the PHY in RESET for enough time till DIR is high */ /* Refer: ISSUE1 */ udelay(10); ret = omap_uhh_reset(); if (ret < 0) return ret; ret = omap_ehci_tll_reset(); if (ret) return ret; writel(OMAP_USBTLL_SYSCONFIG_ENAWAKEUP | OMAP_USBTLL_SYSCONFIG_SIDLEMODE | OMAP_USBTLL_SYSCONFIG_CACTIVITY, &usbtll->sysc); /* Put UHH in NoIdle/NoStandby mode */ writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc); /* setup ULPI bypass and burst configurations */ clrsetbits_le32(®, OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN, (OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN | OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN | OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN)); rev = readl(&uhh->rev); if (rev == OMAP_USBHS_REV1) { if (is_ehci_phy_mode(usbhs_pdata->port_mode[0])) clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS); else setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS); if (is_ehci_phy_mode(usbhs_pdata->port_mode[1])) clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS); else setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS); if (is_ehci_phy_mode(usbhs_pdata->port_mode[2])) clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS); else setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS); } else if (rev == OMAP_USBHS_REV2) { clrsetbits_le32(®, (OMAP_P1_MODE_CLEAR | OMAP_P2_MODE_CLEAR), OMAP4_UHH_HOSTCONFIG_APP_START_CLK); /* Clear port mode fields for PHY mode */ if (is_ehci_hsic_mode(usbhs_pdata->port_mode[0])) setbits_le32(®, OMAP_P1_MODE_HSIC); if (is_ehci_hsic_mode(usbhs_pdata->port_mode[1])) setbits_le32(®, OMAP_P2_MODE_HSIC); } else if (rev == OMAP_USBHS_REV2_1) { clrsetbits_le32(®, (OMAP_P1_MODE_CLEAR | OMAP_P2_MODE_CLEAR | OMAP_P3_MODE_CLEAR), OMAP4_UHH_HOSTCONFIG_APP_START_CLK); /* Clear port mode fields for PHY mode */ if (is_ehci_hsic_mode(usbhs_pdata->port_mode[0])) setbits_le32(®, OMAP_P1_MODE_HSIC); if (is_ehci_hsic_mode(usbhs_pdata->port_mode[1])) setbits_le32(®, OMAP_P2_MODE_HSIC); if (is_ehci_hsic_mode(usbhs_pdata->port_mode[2])) setbits_le32(®, OMAP_P3_MODE_HSIC); } debug("OMAP UHH_REVISION 0x%x\n", rev); writel(reg, &uhh->hostconfig); for (i = 0; i < OMAP_HS_USB_PORTS; i++) if (is_ehci_hsic_mode(usbhs_pdata->port_mode[i])) omap_usbhs_hsic_init(i); /* * Refer ISSUE1: * Hold the PHY in RESET for enough time till * PHY is settled and ready */ udelay(10); /* * An undocumented "feature" in the OMAP3 EHCI controller, * causes suspended ports to be taken out of suspend when * the USBCMD.Run/Stop bit is cleared (for example when * we do ehci_bus_suspend). * This breaks suspend-resume if the root-hub is allowed * to suspend. Writing 1 to this undocumented register bit * disables this feature and restores normal behavior. */ writel(EHCI_INSNREG04_DISABLE_UNSUSPEND, &ehci->insreg04); for (i = 0; i < OMAP_HS_USB_PORTS; i++) if (is_ehci_phy_mode(usbhs_pdata->port_mode[i])) omap_ehci_soft_phy_reset(i); debug("OMAP EHCI init done\n"); return 0; } static struct omap_usbhs_board_data usbhs_bdata = { .port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED, .port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED, .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, }; static void omap_usbhs_set_mode(u8 index, const char *mode) { if (!strcmp(mode, "ehci-phy")) usbhs_bdata.port_mode[index] = OMAP_EHCI_PORT_MODE_PHY; else if (!strcmp(mode, "ehci-tll")) usbhs_bdata.port_mode[index] = OMAP_EHCI_PORT_MODE_TLL; else if (!strcmp(mode, "ehci-hsic")) usbhs_bdata.port_mode[index] = OMAP_EHCI_PORT_MODE_HSIC; } static int omap_usbhs_probe(struct udevice *dev) { u8 i; const char *mode; char prop[11]; /* Go through each port portX-mode to determing phy mode */ for (i = 0; i < OMAP_HS_USB_PORTS; i++) { snprintf(prop, sizeof(prop), "port%d-mode", i + 1); mode = dev_read_string(dev, prop); /* If the portX-mode exists, set the mode */ if (mode) omap_usbhs_set_mode(i, mode); } return 0; } static const struct udevice_id omap_usbhs_dt_ids[] = { { .compatible = "ti,usbhs-host" }, { } }; U_BOOT_DRIVER(usb_omaphs_host) = { .name = "usbhs-host", .id = UCLASS_SIMPLE_BUS, .of_match = omap_usbhs_dt_ids, .probe = omap_usbhs_probe, .flags = DM_FLAG_ALLOC_PRIV_DMA, }; static int ehci_usb_of_to_plat(struct udevice *dev) { struct usb_plat *plat = dev_get_plat(dev); plat->init_type = USB_INIT_HOST; return 0; } /* * This driver references phys based on the USB port. If * the port is unused, the corresponding phy is listed as NULL * which generic_phy_init_bulk treats as an error, so we need * a custom one that tolerates empty phys */ static int omap_ehci_phy_get(struct udevice *dev) { struct ehci_omap_priv_data *priv = dev_get_priv(dev); int i, ret; for (i = 0; i < OMAP_HS_USB_PORTS; i++) { ret = generic_phy_get_by_index(dev, i, &priv->phy[i]); if (ret && ret != -ENOENT) return ret; }; return 0; }; static int omap_ehci_probe(struct udevice *dev) { struct usb_plat *plat = dev_get_plat(dev); struct ehci_omap_priv_data *priv = dev_get_priv(dev); struct ehci_hccr *hccr; struct ehci_hcor *hcor; int ret; priv->ehci = dev_read_addr_ptr(dev); priv->portnr = dev_seq(dev); priv->init_type = plat->init_type; hccr = (struct ehci_hccr *)&priv->ehci->hccapbase; hcor = (struct ehci_hcor *)&priv->ehci->usbcmd; /* Identify Phys */ ret = omap_ehci_phy_get(dev); if (ret) { printf("Failed to get phys\n"); return ret; } /* Register the EHCI */ ret = ehci_register(dev, hccr, hcor, NULL, 0, USB_INIT_HOST); if (ret) { printf("Failed to register EHCI\n"); return ret; } ret = omap_ehci_hcd_init(0, &usbhs_bdata, dev); if (ret) return ret; return ehci_register(dev, hccr, hcor, NULL, 0, USB_INIT_HOST); } static const struct udevice_id omap_ehci_dt_ids[] = { { .compatible = "ti,ehci-omap" }, { } }; U_BOOT_DRIVER(usb_omap_ehci) = { .name = "omap-ehci", .id = UCLASS_USB, .of_match = omap_ehci_dt_ids, .probe = omap_ehci_probe, .of_to_plat = ehci_usb_of_to_plat, .plat_auto = sizeof(struct usb_plat), .priv_auto = sizeof(struct ehci_omap_priv_data), .remove = ehci_deregister, .ops = &ehci_usb_ops, .flags = DM_FLAG_ALLOC_PRIV_DMA, }; |