Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 | menu "ARM architecture" depends on ARM config SYS_ARCH default "arm" config ARM64 bool select 64BIT select SPL_64BIT if SPL select PHYS_64BIT select SYS_CACHE_SHIFT_6 imply SPL_SEPARATE_BSS config ARM64_CRC32 bool "Enable support for CRC32 instruction" depends on ARM64 && CC_IS_GCC default y help ARMv8 implements dedicated crc32 instruction for crc32 calculation. This is faster than software crc32 calculation. This instruction may not be present on all ARMv8.0, but is always present on ARMv8.1 and newer. config COUNTER_FREQUENCY int "Timer clock frequency" depends on ARM64 || CPU_V7A default 8000000 if IMX8 || MX7 || MX6UL || MX6ULL default 24000000 if ARCH_SUNXI || ARCH_EXYNOS || ROCKCHIP_RK3128 || \ ROCKCHIP_RK3288 || ROCKCHIP_RK322X || ROCKCHIP_RK3036 default 25000000 if ARCH_LX2160A || ARCH_LX2162A || ARCH_LS1088A default 100000000 if ARCH_ZYNQMP default 200000000 if TARGET_SOCFPGA_AGILEX5 || TARGET_SOCFPGA_AGILEX7M default 0 help For platforms with ARMv8-A and ARMv7-A which features a system counter, those platforms needs software to program the counter frequency. Setup time clock frequency for certain platform. 0 means no need to configure the system counter frequency. For platforms needs the frequency set in U-Boot with a pre-defined value, should have the macro defined as a non-zero value. config POSITION_INDEPENDENT bool "Generate position-independent pre-relocation code" depends on ARM64 || CPU_V7A help U-Boot expects to be linked to a specific hard-coded address, and to be loaded to and run from that address. This option lifts that restriction, thus allowing the code to be loaded to and executed from almost any 4K aligned address. This logic relies on the relocation information that is embedded in the binary to support U-Boot relocating itself to the top-of-RAM later during execution. config INIT_SP_RELATIVE bool "Specify the early stack pointer relative to the .bss section" depends on ARM64 default n if ARCH_QEMU default y if POSITION_INDEPENDENT help U-Boot typically uses a hard-coded value for the stack pointer before relocation. Enable this option to instead calculate the initial SP at run-time. This is useful to avoid hard-coding addresses into U-Boot, so that it can be loaded and executed at arbitrary addresses and thus avoid using arbitrary addresses at runtime. If this option is enabled, the early stack pointer is set to &_bss_start with a offset value added. The offset is specified by SYS_INIT_SP_BSS_OFFSET. config SYS_INIT_SP_BSS_OFFSET hex "Early stack offset from the .bss base address" depends on ARM64 depends on INIT_SP_RELATIVE default 0x80000 help This option's value is the offset added to &_bss_start in order to calculate the stack pointer. This offset should be large enough so that the early malloc region, global data (gd), and early stack usage do not overlap any appended DTB. config SPL_SYS_NO_VECTOR_TABLE depends on SPL bool config SPL_USE_SEPARATE_FAULT_HANDLERS bool "Use separate fault handlers instead of a single common one" depends on !SPL_SYS_NO_VECTOR_TABLE && !ARM64 && !CPU_V7M help Instead of a common fault handler, generate a separate one for undefined_instruction, software_interrupt, prefetch_abort etc. This is for debugging purposes, when you want to set breakpoints on them separately. config LINUX_KERNEL_IMAGE_HEADER depends on ARM64 bool help Place a Linux kernel image header at the start of the U-Boot binary. The format of the header is described in the Linux kernel source at Documentation/arm64/booting.txt. This feature is useful since the image header reports the amount of memory (BSS and similar) that U-Boot needs to use, but which isn't part of the binary. config LNX_KRNL_IMG_TEXT_OFFSET_BASE depends on LINUX_KERNEL_IMAGE_HEADER hex help The value subtracted from CONFIG_TEXT_BASE to calculate the TEXT_OFFSET value written to the Linux kernel image header. config KVM_VIRT_INS bool "Emit virtualizable instructions" help Instructions in the ARM ISA that have multiple output registers, can't be used if the instruction leads to an exception to the hypervisor. These instructions cannot be emulated by KVM because they do not produce syndrome information data that KVM can use to infer the destination register, the faulting address, whether it was a load or store, if it's a 32 or 64 bit general-purpose register amongst other things. Use this to produce virtualizable instructions if you plan to run U-Boot with KVM. config NVIC bool config GICV2 bool config GICV3 bool config DRIVER_GICV2 bool "ARM GICV2 driver" select IRQ depends on !NVIC help ARM GICV2 driver. Basic support for parsing the GICV2 node and generate ACPI tables. config GIC_V3_ITS bool "ARM GICV3 ITS" select IRQ depends on !NVIC help ARM GICV3 Interrupt translation service (ITS). Basic support for programming locality specific peripheral interrupts (LPI) configuration tables and enable LPI tables. LPI configuration table can be used by u-boot or Linux. ARM GICV3 has limitation, once the LPI table is enabled, LPI configuration table can not be re-programmed, unless GICV3 reset. config GICV3_SUPPORT_GIC600 bool "ARM GICV3 GIC600 SUPPORT" depends on !NVIC help ARM GIC-600 IP complies with ARM GICv3 architecture, but among others, implements a power control register in the Redistributor frame.This register must be programmed to mark the frame as powered on, before accessing other registers in the frame. Rest of initialization sequence remains the same. config STATIC_RELA bool default y if ARM64 config DMA_ADDR_T_64BIT bool default y if ARM64 config HAS_VBAR bool config HAS_THUMB2 bool config GPIO_EXTRA_HEADER bool # Used for compatibility with asm files copied from the kernel config ARM_ASM_UNIFIED bool default y # Used for compatibility with asm files copied from the kernel config THUMB2_KERNEL bool config SYS_ICACHE_OFF bool "Do not enable icache" help Do not enable instruction cache in U-Boot. config SPL_SYS_ICACHE_OFF bool "Do not enable icache in SPL" depends on SPL default SYS_ICACHE_OFF help Do not enable instruction cache in SPL. config SYS_DCACHE_OFF bool "Do not enable dcache" help Do not enable data cache in U-Boot. config SPL_SYS_DCACHE_OFF bool "Do not enable dcache in SPL" depends on SPL default SYS_DCACHE_OFF help Do not enable data cache in SPL. config SYS_ARM_CACHE_CP15 bool "CP15 based cache enabling support" depends on !CPU_V7M help Select this if your processor suports enabling caches by using CP15 registers. config SYS_ARM_MMU bool "MMU-based Paged Memory Management Support" select SYS_ARM_CACHE_CP15 depends on !CPU_V7M help Select if you want MMU-based virtualised addressing space support via paged memory management. config SYS_ARM_MPU bool 'Use the ARM v7 PMSA Compliant MPU' help Some ARM systems without an MMU have instead a Memory Protection Unit (MPU) that defines the type and permissions for regions of memory. If your CPU has an MPU then you should choose 'y' here unless you know that you do not want to use the MPU. # If set, the workarounds for these ARM errata are applied early during U-Boot # startup. Note that in general these options force the workarounds to be # applied; no CPU-type/version detection exists, unlike the similar options in # the Linux kernel. Do not set these options unless they apply! Also note that # the following can be machine-specific errata. These do have ability to # provide rudimentary version and machine-specific checks, but expect no # product checks: # CONFIG_ARM_ERRATA_430973 # CONFIG_ARM_ERRATA_454179 # CONFIG_ARM_ERRATA_621766 # CONFIG_ARM_ERRATA_798870 # CONFIG_ARM_ERRATA_801819 # CONFIG_ARM_CORTEX_A8_CVE_2017_5715 # CONFIG_ARM_CORTEX_A15_CVE_2017_5715 config ARM_ERRATA_430973 bool config ARM_ERRATA_454179 bool config ARM_ERRATA_621766 bool config ARM_ERRATA_716044 bool config ARM_ERRATA_725233 bool config ARM_ERRATA_742230 bool config ARM_ERRATA_743622 bool config ARM_ERRATA_751472 bool config ARM_ERRATA_761320 bool config ARM_ERRATA_773022 bool config ARM_ERRATA_774769 bool config ARM_ERRATA_794072 bool config ARM_ERRATA_798870 bool config ARM_ERRATA_801819 bool config ARM_ERRATA_826974 bool config ARM_ERRATA_828024 bool config ARM_ERRATA_829520 bool config ARM_ERRATA_833069 bool config ARM_ERRATA_833471 bool config ARM_ERRATA_845369 bool config ARM_ERRATA_852421 bool config ARM_ERRATA_852423 bool config ARM_ERRATA_855873 bool config ARM_CORTEX_A8_CVE_2017_5715 bool config ARM_CORTEX_A15_CVE_2017_5715 bool config CPU_ARM720T bool select SYS_CACHE_SHIFT_5 imply SYS_ARM_MMU config CPU_ARM920T bool select SYS_CACHE_SHIFT_5 imply SYS_ARM_MMU config CPU_ARM926EJS bool select SYS_CACHE_SHIFT_5 imply SYS_ARM_MMU imply SPL_SEPARATE_BSS config CPU_ARM946ES bool select SYS_CACHE_SHIFT_5 imply SYS_ARM_MMU config CPU_ARM1136 bool select SYS_CACHE_SHIFT_5 imply SYS_ARM_MMU imply SPL_SEPARATE_BSS config CPU_ARM1176 bool select HAS_VBAR select SYS_CACHE_SHIFT_5 imply SYS_ARM_MMU config CPU_V7A bool select HAS_THUMB2 select HAS_VBAR select SYS_CACHE_SHIFT_6 imply SYS_ARM_MMU config CPU_V7M bool select HAS_THUMB2 select SYS_ARM_MPU select SYS_CACHE_SHIFT_5 select SYS_THUMB_BUILD select THUMB2_KERNEL select NVIC config CPU_V7R bool select HAS_THUMB2 select SYS_ARM_CACHE_CP15 select SYS_ARM_MPU select SYS_CACHE_SHIFT_6 config SYS_CPU default "arm720t" if CPU_ARM720T default "arm920t" if CPU_ARM920T default "arm926ejs" if CPU_ARM926EJS default "arm946es" if CPU_ARM946ES default "arm1136" if CPU_ARM1136 default "arm1176" if CPU_ARM1176 default "armv7" if CPU_V7A default "armv7" if CPU_V7R default "armv7m" if CPU_V7M default "armv8" if ARM64 config SYS_ARM_ARCH int default 4 if CPU_ARM720T default 4 if CPU_ARM920T default 5 if CPU_ARM926EJS default 5 if CPU_ARM946ES default 6 if CPU_ARM1136 default 6 if CPU_ARM1176 default 7 if CPU_V7A default 7 if CPU_V7M default 7 if CPU_V7R default 8 if ARM64 choice prompt "Select the ARM data write cache policy" default SYS_ARM_CACHE_WRITETHROUGH if TARGET_BCMNS || RZA1 default SYS_ARM_CACHE_WRITEBACK config SYS_ARM_CACHE_WRITEBACK bool "Write-back (WB)" help A write updates the cache only and marks the cache line as dirty. External memory is updated only when the line is evicted or explicitly cleaned. config SYS_ARM_CACHE_WRITETHROUGH bool "Write-through (WT)" help A write updates both the cache and the external memory system. This does not mark the cache line as dirty. config SYS_ARM_CACHE_WRITEALLOC bool "Write allocation (WA)" help A cache line is allocated on a write miss. This means that executing a store instruction on the processor might cause a burst read to occur. There is a linefill to obtain the data for the cache line, before the write is performed. endchoice config ARCH_VERY_EARLY_INIT bool config SPL_ARCH_VERY_EARLY_INIT bool config ARCH_CPU_INIT bool "Enable ARCH_CPU_INIT" help Some architectures require a call to arch_cpu_init(). Say Y here to enable it config SYS_ARCH_TIMER bool "ARM Generic Timer support" depends on CPU_V7A || CPU_V7M || ARM64 default y if ARM64 help The ARM Generic Timer (aka arch-timer) provides an architected interface to a timer source on an SoC. It is mandatory for ARMv8 implementation and widely available on ARMv7 systems. config ARM_SMCCC bool "Support for ARM SMC Calling Convention (SMCCC)" depends on CPU_V7A || ARM64 select ARM_PSCI_FW help Say Y here if you want to enable ARM SMC Calling Convention. This should be enabled if U-Boot needs to communicate with system firmware (for example, PSCI) according to SMCCC. config SYS_THUMB_BUILD bool "Build U-Boot using the Thumb instruction set" depends on !ARM64 help Use this flag to build U-Boot using the Thumb instruction set for ARM architectures. Thumb instruction set provides better code density. For ARM architectures that support Thumb2 this flag will result in Thumb2 code generated by GCC. config SPL_SYS_THUMB_BUILD bool "Build SPL using the Thumb instruction set" default y if SYS_THUMB_BUILD depends on !ARM64 && SPL help Use this flag to build SPL using the Thumb instruction set for ARM architectures. Thumb instruction set provides better code density. For ARM architectures that support Thumb2 this flag will result in Thumb2 code generated by GCC. config TPL_SYS_THUMB_BUILD bool "Build TPL using the Thumb instruction set" default y if SYS_THUMB_BUILD depends on TPL && !ARM64 help Use this flag to build TPL using the Thumb instruction set for ARM architectures. Thumb instruction set provides better code density. For ARM architectures that support Thumb2 this flag will result in Thumb2 code generated by GCC. config SYS_L2_PL310 bool "ARM PL310 L2 cache controller" help Enable support for ARM PL310 L2 cache controller in U-Boot config SPL_SYS_L2_PL310 bool "ARM PL310 L2 cache controller in SPL" help Enable support for ARM PL310 L2 cache controller in SPL config SYS_L2CACHE_OFF bool "L2cache off" help If SoC does not support L2CACHE or one does not want to enable L2CACHE, choose this option. config ENABLE_ARM_SOC_BOOT0_HOOK bool "prepare BOOT0 header" help If the SoC's BOOT0 requires a header area filled with (magic) values, then choose this option, and create a file included as <asm/arch/boot0.h> which contains the required assembler code. config USE_ARCH_MEMCPY bool "Use an assembly optimized implementation of memcpy" default y if !ARM64 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400)) help Enable the generation of an optimized version of memcpy. Such an implementation may be faster under some conditions but may increase the binary size. config SPL_USE_ARCH_MEMCPY bool "Use an assembly optimized implementation of memcpy for SPL" default y if USE_ARCH_MEMCPY depends on SPL help Enable the generation of an optimized version of memcpy. Such an implementation may be faster under some conditions but may increase the binary size. config TPL_USE_ARCH_MEMCPY bool "Use an assembly optimized implementation of memcpy for TPL" default y if USE_ARCH_MEMCPY depends on TPL help Enable the generation of an optimized version of memcpy. Such an implementation may be faster under some conditions but may increase the binary size. config USE_ARCH_MEMMOVE bool "Use an assembly optimized implementation of memmove" if !ARM64 default USE_ARCH_MEMCPY if ARM64 depends on ARM64 help Enable the generation of an optimized version of memmove. Such an implementation may be faster under some conditions but may increase the binary size. config SPL_USE_ARCH_MEMMOVE bool "Use an assembly optimized implementation of memmove for SPL" if !ARM64 default SPL_USE_ARCH_MEMCPY if ARM64 depends on SPL && ARM64 help Enable the generation of an optimized version of memmove. Such an implementation may be faster under some conditions but may increase the binary size. config TPL_USE_ARCH_MEMMOVE bool "Use an assembly optimized implementation of memmove for TPL" if !ARM64 default TPL_USE_ARCH_MEMCPY if ARM64 depends on TPL && ARM64 help Enable the generation of an optimized version of memmove. Such an implementation may be faster under some conditions but may increase the binary size. config USE_ARCH_MEMSET bool "Use an assembly optimized implementation of memset" default y if !ARM64 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400)) help Enable the generation of an optimized version of memset. Such an implementation may be faster under some conditions but may increase the binary size. config SPL_USE_ARCH_MEMSET bool "Use an assembly optimized implementation of memset for SPL" default y if USE_ARCH_MEMSET depends on SPL help Enable the generation of an optimized version of memset. Such an implementation may be faster under some conditions but may increase the binary size. config TPL_USE_ARCH_MEMSET bool "Use an assembly optimized implementation of memset for TPL" default y if USE_ARCH_MEMSET depends on TPL help Enable the generation of an optimized version of memset. Such an implementation may be faster under some conditions but may increase the binary size. config ARM64_SUPPORT_AARCH32 bool "ARM64 system support AArch32 execution state" depends on ARM64 default y if !TARGET_THUNDERX_88XX help This ARM64 system supports AArch32 execution state. config IPROC bool config S5P def_bool y if ARCH_EXYNOS || ARCH_S5PC1XX choice prompt "Target select" default TARGET_HIKEY config ARCH_AIROHA bool "Airoha SoCs" select DM select OF_CONTROL help Support for the Airoha soc. config ARCH_AT91 bool "Atmel AT91" select GPIO_EXTRA_HEADER select SPL_BOARD_INIT if SPL && !TARGET_SMARTWEB select SPL_SEPARATE_BSS if SPL imply SYS_THUMB_BUILD config ARCH_DAVINCI bool "TI DaVinci" select CPU_ARM926EJS select GPIO_EXTRA_HEADER select SPL_DM_SPI if SPL imply CMD_SAVES help Support for TI's DaVinci platform. config ARCH_HISTB bool "Hisilicon HiSTB SoCs" select DM select DM_SERIAL select OF_CONTROL select PL01X_SERIAL imply CMD_DM help Support for HiSTB SoCs. config ARCH_KIRKWOOD bool "Marvell Kirkwood" select ARCH_MISC_INIT select BOARD_EARLY_INIT_F select CPU_ARM926EJS select GPIO_EXTRA_HEADER select TIMER config ARCH_MVEBU bool "Marvell MVEBU family (Armada XP/375/38x/3700/7K/8K)" select ARCH_EARLY_INIT_R if ARM64 select DM select DM_SERIAL select DM_SPI select DM_SPI_FLASH select GPIO_EXTRA_HEADER select MTD select SPL_DM_SPI if SPL select SPL_DM_SPI_FLASH if SPL select SPL_TIMER if SPL select TIMER if !ARM64 select OF_CONTROL select SPI imply CMD_DM config ARCH_BCM283X bool "Broadcom BCM283X family" select CPU select DM select DM_GPIO select DM_SERIAL select GPIO_EXTRA_HEADER select OF_CONTROL select PL01X_SERIAL select SERIAL_SEARCH_ALL imply CMD_DM imply FAT_WRITE imply OF_HAS_PRIOR_STAGE config ARCH_BCMSTB bool "Broadcom BCM7XXX family" select CPU_V7A select DM select GPIO_EXTRA_HEADER select OF_CONTROL imply CMD_DM imply OF_HAS_PRIOR_STAGE help This enables support for Broadcom ARM-based set-top box chipsets, including the 7445 family of chips. config ARCH_BCMBCA bool "Broadcom broadband chip family" select DM select OF_CONTROL imply CMD_DM config TARGET_VEXPRESS_CA9X4 bool "Support vexpress_ca9x4" select CPU_V7A select PL01X_SERIAL config TARGET_BCMNS bool "Support Broadcom Northstar" select CPU_V7A select DM select DM_GPIO select DM_SERIAL select OF_CONTROL select TIMER select SYS_NS16550 select ARM_GLOBAL_TIMER imply SYS_THUMB_BUILD imply MTD_RAW_NAND imply NAND_BRCMNAND imply NAND_BRCMNAND_IPROC help Support for Broadcom Northstar SoCs. NS is a dual-core 32-bit ARMv7 Cortex-A9 SoC family including BCM4708, BCM47094, BCM5301x etc. config TARGET_BCMNS3 bool "Support Broadcom NS3" select ARM64 select BOARD_LATE_INIT help Support for Broadcom Northstar 3 SoCs. NS3 is a octo-core 64-bit ARMv8 Cortex-A72 processors targeting a broad range of networking applications. config ARCH_EXYNOS bool "Samsung EXYNOS" select DM select DM_GPIO select DM_I2C select DM_KEYBOARD select DM_SERIAL select DM_SPI select DM_SPI_FLASH select MTD select SPI select GPIO_EXTRA_HEADER imply SYS_THUMB_BUILD imply CMD_DM imply FAT_WRITE config ARCH_S5PC1XX bool "Samsung S5PC1XX" select CPU_V7A select DM select DM_GPIO select DM_I2C select DM_SERIAL select GPIO_EXTRA_HEADER imply CMD_DM config ARCH_HIGHBANK bool "Calxeda Highbank" select CPU_V7A select PL01X_SERIAL select DM select DM_SERIAL select OF_CONTROL select CLK select CLK_CCF select AHCI select PHYS_64BIT select TIMER select SP804_TIMER imply OF_HAS_PRIOR_STAGE config ARCH_INTEGRATOR bool "ARM Ltd. Integrator family" select DM select DM_SERIAL select GPIO_EXTRA_HEADER select PL01X_SERIAL imply CMD_DM config ARCH_IPQ40XX bool "Qualcomm IPQ40xx SoCs" select CPU_V7A select DM select DM_GPIO select DM_SERIAL select DM_RESET select GPIO_EXTRA_HEADER select PINCTRL select CLK select OF_CONTROL select CLK_QCOM_IPQ4019 select PINCTRL_QCOM_IPQ4019 imply CMD_DM imply OF_UPSTREAM config ARCH_KEYSTONE bool "TI Keystone" select CMD_DDR3 select CMD_POWEROFF select CPU_V7A select DDR_SPD select SPL_BOARD_INIT if SPL select SUPPORT_SPL select SYS_ARCH_TIMER select SYS_THUMB_BUILD imply CMD_MTDPARTS imply CMD_NFS imply CMD_SAVES imply DM_I2C imply FIT imply OF_BOARD_SETUP_EXTENDED imply SOC_TI imply TI_KEYSTONE_SERDES config ARCH_K3 bool "Texas Instruments' K3 Architecture" select SPL select SUPPORT_SPL select FIT select REGEX select FIT_SIGNATURE if ARM64 select DMA_ADDR_T_64BIT select LTO select SPL_LOAD_FIT if SPL select SPL_USE_TINY_PRINTF_POINTER_SUPPORT if SPL_USE_TINY_PRINTF && DFU && CPU_V7R imply TI_SECURE_DEVICE imply DM_RNG if ARM64 imply TEE if ARM64 imply OPTEE if ARM64 config ARCH_OMAP2PLUS bool "TI OMAP2+" select CPU_V7A select GPIO_EXTRA_HEADER select SPL_SOC_INIT if SPL select SPL_STACK_R if SPL select SUPPORT_SPL imply TI_SYSC if DM && OF_CONTROL imply FIT imply SPL_SEPARATE_BSS config ARCH_MESON bool "Amlogic Meson" select GPIO_EXTRA_HEADER imply DISTRO_DEFAULTS imply DM_RNG help Support for the Meson SoC family developed by Amlogic Inc., targeted at media players and tablet computers. We currently support the S905 (GXBaby) 64-bit SoC. config ARCH_MEDIATEK bool "MediaTek SoCs" select DM select OF_CONTROL select SPL_DM if SPL select SPL_LIBCOMMON_SUPPORT if SPL select SPL_LIBGENERIC_SUPPORT if SPL select SPL_OF_CONTROL if SPL select SUPPORT_SPL help Support for the MediaTek SoCs family developed by MediaTek Inc. Please refer to doc/README.mediatek for more information. config ARCH_MMP bool "Marvell MMP" select ARM64 select DM select DM_SERIAL select OF_CONTROL select SAVE_PREV_BL_FDT_ADDR select SAVE_PREV_BL_INITRAMFS_START_ADDR imply OF_UPSTREAM config ARCH_LPC32XX bool "NXP LPC32xx platform" select CPU_ARM926EJS select DM select DM_GPIO select DM_SERIAL select GPIO_EXTRA_HEADER select SPL_DM if SPL select SUPPORT_SPL imply CMD_DM config ARCH_IMX8 bool "NXP i.MX8 platform" select ARCH_MISC_INIT if FSL_CAAM select ARM64 select SYS_FSL_HAS_SEC select SYS_FSL_SEC_COMPAT_4 select SYS_FSL_SEC_LE select DM select DM_EVENT select GPIO_EXTRA_HEADER select MACH_IMX select OF_CONTROL select ENABLE_ARM_SOC_BOOT0_HOOK config ARCH_IMX8M bool "NXP i.MX8M platform" select ARCH_MISC_INIT if FSL_CAAM select ARM64 select GPIO_EXTRA_HEADER select MACH_IMX select SYS_FSL_HAS_SEC select SYS_FSL_SEC_COMPAT_4 select SYS_FSL_SEC_LE select SYS_I2C_MXC select DM select DM_EVENT if CLK select SUPPORT_SPL imply CMD_DM config ARCH_IMX8ULP bool "NXP i.MX8ULP platform" select ARM64 select DM select DM_EVENT select MACH_IMX select OF_CONTROL select SUPPORT_SPL select GPIO_EXTRA_HEADER select MISC select IMX_ELE imply CMD_DM config ARCH_IMX9 bool "NXP i.MX9 platform" select ARM64 select DM select DM_EVENT select MACH_IMX select SUPPORT_SPL select GPIO_EXTRA_HEADER select MISC select IMX_ELE imply CMD_DM config ARCH_IMXRT bool "NXP i.MXRT platform" select CPU_V7M select DM select DM_SERIAL select GPIO_EXTRA_HEADER select MACH_IMX select SUPPORT_SPL imply CMD_DM config ARCH_MX23 bool "NXP i.MX23 family" select ARCH_MISC_INIT select CPU_ARM926EJS select GPIO_EXTRA_HEADER select MACH_IMX select SUPPORT_SPL config ARCH_MX28 bool "NXP i.MX28 family" select ARCH_MISC_INIT select CPU_ARM926EJS select GPIO_EXTRA_HEADER select MACH_IMX select SUPPORT_SPL config ARCH_MX7ULP bool "NXP MX7ULP" select BOARD_POSTCLK_INIT select CPU_V7A select GPIO_EXTRA_HEADER select MACH_IMX select SYS_FSL_HAS_SEC select SYS_FSL_SEC_COMPAT_4 select SYS_FSL_SEC_LE select ROM_UNIFIED_SECTIONS imply MXC_GPIO imply SYS_THUMB_BUILD config ARCH_MX7 bool "Freescale MX7" select ARCH_MISC_INIT select CPU_V7A select GPIO_EXTRA_HEADER select MACH_IMX select MXC_GPT_HCLK select SYS_FSL_HAS_SEC select SYS_FSL_SEC_COMPAT_4 select SYS_FSL_SEC_LE imply BOARD_EARLY_INIT_F imply MXC_GPIO imply SYS_THUMB_BUILD config ARCH_MX6 bool "Freescale MX6" select BOARD_POSTCLK_INIT select CPU_V7A select GPIO_EXTRA_HEADER select MACH_IMX select MXC_GPT_HCLK select SYS_FSL_HAS_SEC select SYS_FSL_SEC_COMPAT_4 select SYS_FSL_SEC_LE select SYS_L2_PL310 if !SYS_L2CACHE_OFF imply MXC_GPIO imply SYS_THUMB_BUILD imply SPL_SEPARATE_BSS config ARCH_MX5 bool "Freescale MX5" select BOARD_EARLY_INIT_F select CPU_V7A select GPIO_EXTRA_HEADER select MACH_IMX imply MXC_GPIO config ARCH_NEXELL bool "Nexell S5P4418/S5P6818 SoC" select ENABLE_ARM_SOC_BOOT0_HOOK select DM select GPIO_EXTRA_HEADER config ARCH_NPCM bool "Support Nuvoton SoCs" select DM select OF_CONTROL imply CMD_DM config ARCH_APPLE bool "Apple SoCs" select ARM64 select CLK select CMD_PCI select CMD_USB select DM select DM_GPIO select DM_KEYBOARD select DM_MAILBOX select DM_RESET select DM_SERIAL select DM_SPI select DM_USB select VIDEO select IOMMU select LINUX_KERNEL_IMAGE_HEADER select MTD select OF_BOARD_SETUP select OF_CONTROL select PCI select PHY select PINCTRL select POSITION_INDEPENDENT select POWER_DOMAIN select REGMAP select SPI select SYSCON select SYSRESET select SYSRESET_WATCHDOG select SYSRESET_WATCHDOG_AUTO select USB imply CMD_DM imply CMD_GPT imply BOOTSTD_FULL imply OF_HAS_PRIOR_STAGE config ARCH_OWL bool "Actions Semi OWL SoCs" select DM select DM_SERIAL select GPIO_EXTRA_HEADER select OWL_SERIAL select CLK select CLK_OWL select OF_CONTROL select ENV_RELOC_GD_ENV_ADDR imply CMD_DM config ARCH_QEMU bool "QEMU Virtual Platform" select DM select DM_SERIAL select OF_CONTROL select PL01X_SERIAL imply CMD_DM imply DM_RNG imply DM_RTC imply RTC_PL031 imply OF_HAS_PRIOR_STAGE if !TARGET_QEMU_ARM_SBSA imply VIDEO imply VIDEO_BOCHS imply SYS_WHITE_ON_BLACK imply SYS_CONSOLE_IS_IN_ENV imply PRE_CONSOLE_BUFFER imply USB imply USB_XHCI_HCD imply USB_XHCI_PCI imply USB_KEYBOARD imply CMD_USB imply POSITION_INDEPENDENT config ARCH_RENESAS bool "Renesas ARM SoCs" select ARCH_MISC_INIT if DISPLAY_CPUINFO && !(RZA1 || RZN1) select DM select DM_SERIAL select GPIO_EXTRA_HEADER select LTO imply BOARD_EARLY_INIT_F imply CMD_DM imply FAT_WRITE imply OF_UPSTREAM imply SYS_THUMB_BUILD config ARCH_SNAPDRAGON bool "Qualcomm Snapdragon SoCs" select ARM64 select DM select DM_GPIO select DM_SERIAL select DM_RESET select POWER_DOMAIN select GPIO_EXTRA_HEADER select MSM_SMEM select OF_CONTROL select SMEM select SPMI select BOARD_LATE_INIT select OF_BOARD select SAVE_PREV_BL_FDT_ADDR if !ENABLE_ARM_SOC_BOOT0_HOOK select LINUX_KERNEL_IMAGE_HEADER if !ENABLE_ARM_SOC_BOOT0_HOOK select SYSRESET select SYSRESET_PSCI select ANDROID_BOOT_IMAGE_IGNORE_BLOB_ADDR select MMU_PGPROT imply OF_UPSTREAM imply CMD_DM imply DM_USB_GADGET config ARCH_SOCFPGA bool "Altera SOCFPGA family" select ARCH_EARLY_INIT_R select ARCH_MISC_INIT if !TARGET_SOCFPGA_ARRIA10 select ARM64 if TARGET_SOCFPGA_SOC64 select CPU_V7A if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10 select DM select DM_SERIAL select GPIO_EXTRA_HEADER select ENABLE_ARM_SOC_BOOT0_HOOK if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10 select LMB_ARCH_MEM_MAP if TARGET_SOCFPGA_SOC64 select OF_CONTROL select SPL_DM_RESET if DM_RESET select SPL_DM_SERIAL select SPL_LIBCOMMON_SUPPORT select SPL_LIBGENERIC_SUPPORT select SPL_OF_CONTROL select SPL_SEPARATE_BSS if TARGET_SOCFPGA_SOC64 select SPL_DRIVERS_MISC if TARGET_SOCFPGA_SOC64 select SPL_SOCFPGA_DT_REG if TARGET_SOCFPGA_SOC64 select SPL_SERIAL select SPL_SYSRESET select SPL_WATCHDOG select SUPPORT_SPL select SYS_NS16550 select SYS_THUMB_BUILD if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10 select SYSRESET select SYSRESET_SOCFPGA if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10 select SYSRESET_SOCFPGA_SOC64 if !TARGET_SOCFPGA_AGILEX5 && \ TARGET_SOCFPGA_SOC64 select SYSRESET_PSCI if TARGET_SOCFPGA_AGILEX5 select USE_BOOTFILE if SPL_ATF && TARGET_SOCFPGA_SOC64 imply CMD_DM imply CMD_MTDPARTS imply CRC32_VERIFY imply DM_SPI imply DM_SPI_FLASH imply FAT_WRITE imply MTD imply SPL imply SPL_DM imply SPL_DM_SPI imply SPL_DM_SPI_FLASH imply SPL_LIBDISK_SUPPORT imply SPL_MMC imply SPL_SPI_FLASH_SUPPORT imply SPL_SPI imply L2X0_CACHE config ARCH_SUNXI bool "Support sunxi (Allwinner) SoCs" select BINMAN select CMD_GPIO select CMD_MMC if MMC select CMD_USB if DISTRO_DEFAULTS && USB_HOST select CLK select DM select DM_GPIO select DM_I2C if I2C select DM_SPI if SPI select DM_SPI_FLASH if SPI && MTD select DM_KEYBOARD select DM_SERIAL select MMU_PGPROT if ARM64 select OF_BOARD_SETUP select OF_CONTROL select PINCTRL select SPECIFY_CONSOLE_INDEX select SPL_SEPARATE_BSS if SPL select SPL_STACK_R if SPL select SPL_SYS_MALLOC_SIMPLE if SPL select SPL_SYS_THUMB_BUILD if SPL && !ARM64 select SUNXI_GPIO select SYS_NS16550 select SYS_THUMB_BUILD if !ARM64 select USB_KEYBOARD if DISTRO_DEFAULTS && USB_HOST select USB_STORAGE if DISTRO_DEFAULTS && USB_HOST select SPL_USE_TINY_PRINTF if SPL select USE_PREBOOT select ENV_RELOC_GD_ENV_ADDR imply BOARD_LATE_INIT imply CMD_DM imply CMD_GPT imply CMD_UBI if MTD_RAW_NAND imply DISTRO_DEFAULTS imply DM_REGULATOR imply DM_REGULATOR_FIXED imply FAT_WRITE imply FIT imply OF_LIBFDT_OVERLAY imply PRE_CONSOLE_BUFFER imply SPL_GPIO imply SPL_LIBCOMMON_SUPPORT imply SPL_LIBGENERIC_SUPPORT imply SPL_MMC if MMC imply SPL_POWER imply SPL_SERIAL imply SYSRESET imply SYSRESET_WATCHDOG imply SYSRESET_WATCHDOG_AUTO imply USB imply USB_GADGET imply WDT config ARCH_U8500 bool "ST-Ericsson U8500 Series" select CPU_V7A select DM select DM_GPIO select DM_SERIAL select DM_USB_GADGET if DM_USB select OF_CONTROL select SYSRESET select TIMER imply AB8500_USB_PHY imply ARM_PL180_MMCI imply CLK imply DM_PMIC imply DM_RTC imply NOMADIK_GPIO imply NOMADIK_MTU_TIMER imply PHY imply PL01X_SERIAL imply PMIC_AB8500 imply RTC_PL031 imply SYS_THUMB_BUILD imply SYSRESET_SYSCON config ARCH_VERSAL bool "Support Xilinx Versal Platform" select ARM64 select CLK select DM select DM_SERIAL select GICV3 select OF_CONTROL select SOC_DEVICE imply BOARD_LATE_INIT imply ENV_VARS_UBOOT_RUNTIME_CONFIG config ARCH_VERSAL2 bool "Support AMD Versal Gen 2 Platform" select ARM64 select CLK select DM select DM_SERIAL select OF_CONTROL imply BOARD_LATE_INIT imply ENV_VARS_UBOOT_RUNTIME_CONFIG imply ZYNQMP_FIRMWARE config ARCH_VERSAL_NET bool "Support Xilinx Versal NET Platform" select ARM64 select CLK select DM select DM_SERIAL select OF_CONTROL imply BOARD_LATE_INIT imply ENV_VARS_UBOOT_RUNTIME_CONFIG config ARCH_VF610 bool "Freescale Vybrid" select CPU_V7A select GPIO_EXTRA_HEADER select IOMUX_SHARE_CONF_REG select MACH_IMX select SYS_FSL_ERRATUM_ESDHC111 imply CMD_MTDPARTS imply MTD_RAW_NAND config ARCH_ZYNQ bool "Xilinx Zynq based platform" select ARM_TWD_TIMER select ARCH_EARLY_INIT_R if FPGA || (SPL && SPL_FPGA) select CLK select CLK_ZYNQ select CPU_V7A select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART select DM select DM_SERIAL select DM_SPI select DM_SPI_FLASH select OF_CONTROL select MTD select SPI select SPL_SOC_INIT if SPL select SPL_CLK if SPL select SPL_DM if SPL select SPL_DM_SPI if SPL select SPL_DM_SPI_FLASH if SPL select SPL_OF_CONTROL if SPL select SPL_SEPARATE_BSS if SPL select SPL_TIMER if SPL select SUPPORT_SPL select TIMER imply BOARD_LATE_INIT imply CMD_CLK imply CMD_DM imply CMD_SPL imply ENV_VARS_UBOOT_RUNTIME_CONFIG imply FAT_WRITE config ARCH_ZYNQMP_R5 bool "Xilinx ZynqMP R5 based platform" select CLK select CPU_V7R select DM select DM_SERIAL select OF_CONTROL imply CMD_DM imply DM_USB_GADGET config ARCH_ZYNQMP bool "Xilinx ZynqMP based platform" select ARM64 select BINMAN select CLK select DM select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART imply DM_MAILBOX select DM_SERIAL select MTD select DM_SPI if SPI select DM_SPI_FLASH if DM_SPI imply FIRMWARE select GICV2 select OF_CONTROL select SPL_SOC_INIT if SPL select SPL_CLK if SPL select SPL_DM if SPL select SPL_DM_SPI if SPI && SPL_DM select SPL_DM_SPI_FLASH if SPL_DM_SPI select SPL_DM_MAILBOX if SPL imply SPL_FIRMWARE if SPL imply SPL_FS_FAT if SPL imply SPL_LIBCOMMON_SUPPORT if SPL imply SPL_LIBDISK_SUPPORT if SPL imply SPL_LIBGENERIC_SUPPORT if SPL imply SPL_MMC if SPL && MMC_SDHCI_ZYNQ imply SPL_SERIAL if SPL imply SPL_SPI if SPL && ZYNQ_QSPI imply SPL_SPI_FLASH_SUPPORT if SPL && ZYNQ_QSPI select SPL_SEPARATE_BSS if SPL select SUPPORT_SPL imply ZYNQMP_IPI if DM_MAILBOX select SOC_DEVICE imply BOARD_LATE_INIT imply CMD_DM imply ENV_VARS_UBOOT_RUNTIME_CONFIG imply FAT_WRITE imply MP imply DM_USB_GADGET imply ZYNQMP_GPIO_MODEPIN if DM_GPIO && USB config ARCH_TEGRA bool "NVIDIA Tegra" select GPIO_EXTRA_HEADER imply BOOTSTD_DEFAULTS imply FAT_WRITE imply SPL_TIMER if SPL config ARCH_VEXPRESS64 bool "Support ARMv8 Arm Ltd. VExpress based boards and models" select ARM64 select DM select DM_SERIAL select PL01X_SERIAL select OF_CONTROL select CLK select MTD_NOR_FLASH if MTD select FLASH_CFI_DRIVER if MTD select ENV_IS_IN_FLASH if MTD select SYSRESET select SYSRESET_PSCI if ARM_PSCI_FW imply DISTRO_DEFAULTS config TARGET_CORSTONE1000 bool "Support Corstone1000 Platform" select ARM64 select PL01X_SERIAL select DM config TARGET_TOTAL_COMPUTE bool "Support Total Compute Platform" select ARM64 select PL01X_SERIAL select DM select DM_SERIAL select DM_GPIO select MMC imply OF_HAS_PRIOR_STAGE if !BLOBLIST imply MISC_INIT_R config TARGET_LS2080A_EMU bool "Support ls2080a_emu" select ARCH_LS2080A select ARM64 select ARMV8_MULTIENTRY select FSL_DDR_SYNC_REFRESH select GPIO_EXTRA_HEADER help Support for Freescale LS2080A_EMU platform. The LS2080A Development System (EMULATOR) is a pre-silicon development platform that supports the QorIQ LS2080A Layerscape Architecture processor. config TARGET_LS1088AQDS bool "Support ls1088aqds" select ARCH_LS1088A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER select SUPPORT_SPL select FSL_DDR_INTERACTIVE if !SD_BOOT help Support for NXP LS1088AQDS platform. The LS1088A Development System (QDS) is a high-performance development platform that supports the QorIQ LS1088A Layerscape Architecture processor. config TARGET_LS2080AQDS bool "Support ls2080aqds" select ARCH_LS2080A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER select SUPPORT_SPL imply SCSI imply SCSI_AHCI select FSL_DDR_BIST select FSL_DDR_INTERACTIVE if !SPL help Support for Freescale LS2080AQDS platform. The LS2080A Development System (QDS) is a high-performance development platform that supports the QorIQ LS2080A Layerscape Architecture processor. config TARGET_LS2080ARDB bool "Support ls2080ardb" select ARCH_LS2080A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select SUPPORT_SPL select FSL_DDR_BIST select FSL_DDR_INTERACTIVE if !SPL select GPIO_EXTRA_HEADER imply SCSI imply SCSI_AHCI help Support for Freescale LS2080ARDB platform. The LS2080A Reference design board (RDB) is a high-performance development platform that supports the QorIQ LS2080A Layerscape Architecture processor. config TARGET_LS2081ARDB bool "Support ls2081ardb" select ARCH_LS2080A select ARM64 select ARMV8_MULTIENTRY select BOARD_LATE_INIT select GPIO_EXTRA_HEADER select SUPPORT_SPL help Support for Freescale LS2081ARDB platform. The LS2081A Reference design board (RDB) is a high-performance development platform that supports the QorIQ LS2081A/LS2041A Layerscape Architecture processor. config TARGET_LX2160ARDB bool "Support lx2160ardb" select ARCH_LX2160A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER help Support for NXP LX2160ARDB platform. The lx2160ardb (LX2160A Reference design board (RDB) is a high-performance development platform that supports the QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor. config TARGET_LX2160AQDS bool "Support lx2160aqds" select ARCH_LX2160A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER help Support for NXP LX2160AQDS platform. The lx2160aqds (LX2160A QorIQ Development System (QDS) is a high-performance development platform that supports the QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor. config TARGET_LX2162AQDS bool "Support lx2162aqds" select ARCH_LX2162A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER help Support for NXP LX2162AQDS platform. The lx2162aqds support is based on LX2160A Layerscape Architecture processor. config TARGET_HIKEY bool "Support HiKey 96boards Consumer Edition Platform" select ARM64 select DM select DM_GPIO select DM_SERIAL select GPIO_EXTRA_HEADER select OF_CONTROL select PL01X_SERIAL select SPECIFY_CONSOLE_INDEX imply CMD_DM help Support for HiKey 96boards platform. It features a HI6220 SoC, with 8xA53 CPU, mali450 gpu, and 1GB RAM. config TARGET_HIKEY960 bool "Support HiKey960 96boards Consumer Edition Platform" select ARM64 select DM select DM_SERIAL select GPIO_EXTRA_HEADER select OF_CONTROL select PL01X_SERIAL imply CMD_DM help Support for HiKey960 96boards platform. It features a HI3660 SoC, with 4xA73 CPU, 4xA53 CPU, MALI-G71 GPU, and 3GB RAM. config TARGET_POPLAR bool "Support Poplar 96boards Enterprise Edition Platform" select ARM64 select DM select DM_SERIAL select GPIO_EXTRA_HEADER select OF_CONTROL select PL01X_SERIAL imply CMD_DM help Support for Poplar 96boards EE platform. It features a HI3798cv200 SoC, with 4xA53 CPU, 1GB RAM and the high performance Mali T720 GPU making it capable of running any commercial set-top solution based on Linux or Android. config TARGET_LS1012AQDS bool "Support ls1012aqds" select ARCH_LS1012A select ARM64 select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER help Support for Freescale LS1012AQDS platform. The LS1012A Development System (QDS) is a high-performance development platform that supports the QorIQ LS1012A Layerscape Architecture processor. config TARGET_LS1012ARDB bool "Support ls1012ardb" select ARCH_LS1012A select ARM64 select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER imply SCSI imply SCSI_AHCI help Support for Freescale LS1012ARDB platform. The LS1012A Reference design board (RDB) is a high-performance development platform that supports the QorIQ LS1012A Layerscape Architecture processor. config TARGET_LS1012A2G5RDB bool "Support ls1012a2g5rdb" select ARCH_LS1012A select ARM64 select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER imply SCSI help Support for Freescale LS1012A2G5RDB platform. The LS1012A 2G5 Reference design board (RDB) is a high-performance development platform that supports the QorIQ LS1012A Layerscape Architecture processor. config TARGET_LS1012AFRWY bool "Support ls1012afrwy" select ARCH_LS1012A select ARM64 select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER imply SCSI imply SCSI_AHCI help Support for Freescale LS1012AFRWY platform. The LS1012A FRWY board (FRWY) is a high-performance development platform that supports the QorIQ LS1012A Layerscape Architecture processor. config TARGET_LS1012AFRDM bool "Support ls1012afrdm" select ARCH_LS1012A select ARM64 select ARCH_SUPPORT_TFABOOT select GPIO_EXTRA_HEADER help Support for Freescale LS1012AFRDM platform. The LS1012A Freedom board (FRDM) is a high-performance development platform that supports the QorIQ LS1012A Layerscape Architecture processor. config TARGET_LS1028AQDS bool "Support ls1028aqds" select ARCH_LS1028A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER help Support for Freescale LS1028AQDS platform The LS1028A Development System (QDS) is a high-performance development platform that supports the QorIQ LS1028A Layerscape Architecture processor. config TARGET_LS1028ARDB bool "Support ls1028ardb" select ARCH_LS1028A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select GPIO_EXTRA_HEADER help Support for Freescale LS1028ARDB platform The LS1028A Development System (RDB) is a high-performance development platform that supports the QorIQ LS1028A Layerscape Architecture processor. config TARGET_LS1088ARDB bool "Support ls1088ardb" select ARCH_LS1088A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select SUPPORT_SPL select FSL_DDR_INTERACTIVE if !SD_BOOT select GPIO_EXTRA_HEADER help Support for NXP LS1088ARDB platform. The LS1088A Reference design board (RDB) is a high-performance development platform that supports the QorIQ LS1088A Layerscape Architecture processor. config TARGET_LS1021AQDS bool "Support ls1021aqds" select ARCH_LS1021A select ARCH_SUPPORT_PSCI select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select CPU_V7A select CPU_V7_HAS_NONSEC select CPU_V7_HAS_VIRT select LS1_DEEP_SLEEP select PEN_ADDR_BIG_ENDIAN select SUPPORT_SPL select SYS_FSL_DDR select FSL_DDR_INTERACTIVE select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI select GPIO_EXTRA_HEADER select SPI_FLASH_DATAFLASH if FSL_DSPI || FSL_QSPI imply SCSI config TARGET_LS1021ATWR bool "Support ls1021atwr" select ARCH_LS1021A select ARCH_SUPPORT_PSCI select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select CPU_V7A select CPU_V7_HAS_NONSEC select CPU_V7_HAS_VIRT select LS1_DEEP_SLEEP select PEN_ADDR_BIG_ENDIAN select SUPPORT_SPL select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI select GPIO_EXTRA_HEADER imply SCSI config TARGET_PG_WCOM_SELI8 bool "Support Hitachi-Powergrids SELI8 service unit card" select ARCH_LS1021A select ARCH_SUPPORT_PSCI select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select CPU_V7A select CPU_V7_HAS_NONSEC select CPU_V7_HAS_VIRT select SYS_FSL_DDR select FSL_DDR_INTERACTIVE select GPIO_EXTRA_HEADER select VENDOR_KM imply SCSI help Support for Hitachi-Powergrids SELI8 service unit card. SELI8 is a QorIQ LS1021a based service unit card used in XMC20 and FOX615 product families. config TARGET_PG_WCOM_EXPU1 bool "Support Hitachi-Powergrids EXPU1 service unit card" select ARCH_LS1021A select ARCH_SUPPORT_PSCI select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select CPU_V7A select CPU_V7_HAS_NONSEC select CPU_V7_HAS_VIRT select SYS_FSL_DDR select FSL_DDR_INTERACTIVE select VENDOR_KM imply SCSI help Support for Hitachi-Powergrids EXPU1 service unit card. EXPU1 is a QorIQ LS1021a based service unit card used in XMC20 and FOX615 product families. config TARGET_LS1021ATSN bool "Support ls1021atsn" select ARCH_LS1021A select ARCH_SUPPORT_PSCI select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select CPU_V7A select CPU_V7_HAS_NONSEC select CPU_V7_HAS_VIRT select LS1_DEEP_SLEEP select SUPPORT_SPL select GPIO_EXTRA_HEADER imply SCSI config TARGET_LS1021AIOT bool "Support ls1021aiot" select ARCH_LS1021A select ARCH_SUPPORT_PSCI select BOARD_LATE_INIT select CPU_V7A select CPU_V7_HAS_NONSEC select CPU_V7_HAS_VIRT select PEN_ADDR_BIG_ENDIAN select SUPPORT_SPL select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI select GPIO_EXTRA_HEADER imply SCSI help Support for Freescale LS1021AIOT platform. The LS1021A Freescale board (IOT) is a high-performance development platform that supports the QorIQ LS1021A Layerscape Architecture processor. config TARGET_LS1043AQDS bool "Support ls1043aqds" select ARCH_LS1043A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select SUPPORT_SPL select FSL_DDR_INTERACTIVE if !SPL select FSL_DSPI if !SPL_NO_DSPI select DM_SPI_FLASH if FSL_DSPI select GPIO_EXTRA_HEADER imply SCSI imply SCSI_AHCI help Support for Freescale LS1043AQDS platform. config TARGET_LS1043ARDB bool "Support ls1043ardb" select ARCH_LS1043A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select SUPPORT_SPL select FSL_DSPI if !SPL_NO_DSPI select DM_SPI_FLASH if FSL_DSPI select GPIO_EXTRA_HEADER help Support for Freescale LS1043ARDB platform. config TARGET_LS1046AQDS bool "Support ls1046aqds" select ARCH_LS1046A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select DM_SPI_FLASH if DM_SPI select SUPPORT_SPL select FSL_DDR_BIST if !SPL select FSL_DDR_INTERACTIVE if !SPL select FSL_DDR_INTERACTIVE if !SPL select GPIO_EXTRA_HEADER imply SCSI help Support for Freescale LS1046AQDS platform. The LS1046A Development System (QDS) is a high-performance development platform that supports the QorIQ LS1046A Layerscape Architecture processor. config TARGET_LS1046ARDB bool "Support ls1046ardb" select ARCH_LS1046A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select DM_SPI_FLASH if DM_SPI select POWER_MC34VR500 select SUPPORT_SPL select FSL_DDR_BIST select FSL_DDR_INTERACTIVE if !SPL select GPIO_EXTRA_HEADER imply SCSI help Support for Freescale LS1046ARDB platform. The LS1046A Reference Design Board (RDB) is a high-performance development platform that supports the QorIQ LS1046A Layerscape Architecture processor. config TARGET_LS1046AFRWY bool "Support ls1046afrwy" select ARCH_LS1046A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_EARLY_INIT_F select BOARD_LATE_INIT select DM_SPI_FLASH if DM_SPI select GPIO_EXTRA_HEADER imply SCSI help Support for Freescale LS1046AFRWY platform. The LS1046A Freeway Board (FRWY) is a high-performance development platform that supports the QorIQ LS1046A Layerscape Architecture processor. config ARCH_SC5XX bool "Analog Devices SC5XX-processor family" select ADI_SC5XX_TIMER select DM select DM_SERIAL select HAS_CUSTOM_SYS_INIT_SP_ADDR select PANIC_HANG select SPL select SPL_BOOTROM_SUPPORT select SPL_DM select SPL_DM_SEQ_ALIAS select SPL_LIBGENERIC_SUPPORT select SPL_LIBCOMMON_SUPPORT select SPL_SKIP_LOWLEVEL_INIT select SUPPORT_SPL select TIMER config TARGET_SL28 bool "Support sl28" select ARCH_LS1028A select ARM64 select ARMV8_MULTIENTRY select SUPPORT_SPL select BINMAN select DM select DM_GPIO select DM_I2C select MMC select MTD select DM_SPI_FLASH select DM_MDIO select PCI select DM_RNG select DM_RTC select SCSI select DM_SERIAL select DM_SPI select GPIO_EXTRA_HEADER select SPL_DM if SPL select SPL_DM_SPI if SPL select SPL_DM_SPI_FLASH if SPL select SPL_DM_I2C if SPL select SPL_DM_MMC if SPL select SPL_DM_SERIAL if SPL help Support for Kontron SMARC-sAL28 board. config TARGET_TEN64 bool "Support ten64" select ARCH_LS1088A select ARM64 select ARMV8_MULTIENTRY select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select SUPPORT_SPL select FSL_DDR_INTERACTIVE if !SD_BOOT select GPIO_EXTRA_HEADER help Support for Traverse Technologies Ten64 board, based on NXP LS1088A. config ARCH_UNIPHIER bool "Socionext UniPhier SoCs" select BOARD_LATE_INIT select DM select DM_GPIO select DM_I2C select DM_MTD select DM_RESET select DM_SERIAL select MMC select OF_BOARD_SETUP select OF_CONTROL select OF_LIBFDT select PINCTRL select SPL_BOARD_INIT if SPL select SPL_DM if SPL select SPL_LIBCOMMON_SUPPORT if SPL select SPL_LIBGENERIC_SUPPORT if SPL select SPL_OF_CONTROL if SPL select SPL_PINCTRL if SPL select SUPPORT_SPL imply CMD_DM imply DISTRO_DEFAULTS imply FAT_WRITE help Support for UniPhier SoC family developed by Socionext Inc. (formerly, System LSI Business Division of Panasonic Corporation) config ARCH_SYNQUACER bool "Socionext SynQuacer SoCs" select ARM64 select DM select PSCI_RESET select SYSRESET select SYSRESET_PSCI select OF_CONTROL help Support for SynQuacer SoC family developed by Socionext Inc. This SoC is used on 96boards EE DeveloperBox. config ARCH_STM32 bool "Support STMicroelectronics STM32 MCU with cortex M" select CPU_V7M select DM select DM_SERIAL imply CMD_DM config ARCH_STI bool "Support STMicroelectronics SoCs" select CPU_V7A select DM select DM_RESET select DM_SERIAL select MMC imply CMD_DM help Support for STMicroelectronics STiH407/10 SoC family. This SoC is used on Linaro 96Board STiH410-B2260 config ARCH_STM32MP bool "Support STMicroelectronics STM32MP Socs with cortex A" select ARCH_MISC_INIT select ARCH_SUPPORT_TFABOOT select BOARD_LATE_INIT select CLK select DM select DM_GPIO select DM_RESET select DM_SERIAL select MISC select OF_CONTROL select OF_LIBFDT select OF_SYSTEM_SETUP select PINCTRL select REGMAP select SYSCON select SYSRESET select SYS_THUMB_BUILD if !ARM64 imply SPL_SYSRESET imply CMD_DM imply CMD_POWEROFF imply OF_LIBFDT_OVERLAY imply ENV_VARS_UBOOT_RUNTIME_CONFIG imply USE_PREBOOT imply TIMESTAMP help Support for STM32MP SoC family developed by STMicroelectronics, MPUs based on ARM cortex A core U-BOOT is running in DDR, loaded by the First Stage BootLoader (FSBL). FSBL can be TF-A: Trusted Firmware for Cortex A, for trusted boot chain. SPL is the unsecure FSBL for the basic boot chain. config ARCH_ROCKCHIP bool "Support Rockchip SoCs" select BINMAN if SPL_OPTEE || SPL select DM select DM_USB_GADGET if USB_DWC3_GADGET select ENABLE_ARM_SOC_BOOT0_HOOK select OF_CONTROL select SPL_DM if SPL select SYS_MALLOC_F select SYS_THUMB_BUILD if !ARM64 imply ADC imply BOOTSTD_DEFAULTS imply CMD_DM imply DEBUG_UART_BOARD_INIT imply DM_GPIO imply DM_I2C imply DM_PWM imply DM_REGULATOR imply DM_SERIAL imply DM_SPI imply DM_SPI_FLASH imply FAT_WRITE imply MMC imply MTD imply SARADC_ROCKCHIP imply SPI imply SPL_DM_SPI if SPL imply SPL_DM_SPI_FLASH if SPL imply SPL_SYSRESET imply SPL_SYS_MALLOC_SIMPLE imply SYS_NS16550 imply TPL_SYSRESET imply USB_FUNCTION_FASTBOOT config ARCH_OCTEONTX bool "Support OcteonTX SoCs" select CLK select DM select GPIO_EXTRA_HEADER select ARM64 select OF_CONTROL select OF_LIVE select BOARD_LATE_INIT select SYS_CACHE_SHIFT_7 select SYS_PCI_64BIT if PCI imply OF_HAS_PRIOR_STAGE config ARCH_OCTEONTX2 bool "Support OcteonTX2 SoCs" select CLK select DM select GPIO_EXTRA_HEADER select ARM64 select OF_CONTROL select OF_LIVE select BOARD_LATE_INIT select SYS_CACHE_SHIFT_7 select SYS_PCI_64BIT if PCI imply OF_HAS_PRIOR_STAGE config TARGET_THUNDERX_88XX bool "Support ThunderX 88xx" select ARM64 select GPIO_EXTRA_HEADER select OF_CONTROL select PL01X_SERIAL select SYS_CACHE_SHIFT_7 config ARCH_ASPEED bool "Support Aspeed SoCs" select DM select OF_CONTROL imply CMD_DM config TARGET_DURIAN bool "Support Phytium Durian Platform" select ARM64 select GPIO_EXTRA_HEADER help Support for durian platform. It has 2GB Sdram, uart and pcie. config TARGET_POMELO bool "Support Phytium Pomelo Platform" select ARM64 select DM select AHCI select SCSI_AHCI select AHCI_PCI select PCI select DM_PCI select SCSI select DM_SERIAL imply CMD_PCI help Support for pomelo platform. It has 8GB Sdram, uart and pcie. config TARGET_PE2201 bool "Support Phytium PE2201 Platform" select ARM64 help Support for pe2201 platform.It has 2GB Sdram, uart and pcie. config TARGET_PRESIDIO_ASIC bool "Support Cortina Presidio ASIC Platform" select ARM64 select GICV2 config TARGET_XENGUEST_ARM64 bool "Xen guest ARM64" select ARM64 select XEN select OF_CONTROL select LINUX_KERNEL_IMAGE_HEADER select XEN_SERIAL imply OF_HAS_PRIOR_STAGE config ARCH_GXP bool "Support HPE GXP SoCs" select DM select OF_CONTROL imply CMD_DM endchoice config SUPPORT_PASSING_ATAGS bool "Support pre-devicetree ATAG-based booting" depends on !ARM64 imply SETUP_MEMORY_TAGS help Support for booting older Linux kernels, using ATAGs rather than passing a devicetree. This is option is rarely used, and the semantics are defined at https://www.kernel.org/doc/Documentation/arm/Booting at section 4a. config SETUP_MEMORY_TAGS bool "Pass memory size information via ATAG" depends on SUPPORT_PASSING_ATAGS config CMDLINE_TAG bool "Pass Linux kernel cmdline via ATAG" depends on SUPPORT_PASSING_ATAGS config INITRD_TAG bool "Pass initrd starting point and size via ATAG" depends on SUPPORT_PASSING_ATAGS config REVISION_TAG bool "Pass system revision via ATAG" depends on SUPPORT_PASSING_ATAGS config SERIAL_TAG bool "Pass system serial number via ATAG" depends on SUPPORT_PASSING_ATAGS config STATIC_MACH_TYPE bool "Statically define the Machine ID number" default y if TARGET_DS109 || TARGET_DS414 || DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac" depends on SUPPORT_PASSING_ATAGS help When booting via ATAGs, enable this option if we know the correct machine ID number to use at compile time. Some systems will be passed the number dynamically by whatever loads U-Boot. config MACH_TYPE int "Machine ID number" depends on STATIC_MACH_TYPE default 527 if TARGET_DS109 default 3036 if TARGET_DS414 default 4283 if DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac" help When booting via ATAGs, the machine type must be passed as a number. For the full list see https://www.arm.linux.org.uk/developer/machines config ARCH_SUPPORT_TFABOOT bool config TFABOOT bool "Support for booting from TF-A" depends on ARCH_SUPPORT_TFABOOT help Some platforms support the setup of secure registers (for instance for CPU errata handling) or provide secure services like PSCI. Those services could also be provided by other firmware parts like TF-A (Trusted Firmware for Cortex-A), in which case U-Boot does not need to (and cannot) execute this code. Enabling this option will make a U-Boot binary that is relying on other firmware layers to provide secure functionality. config TI_SECURE_DEVICE bool "HS Device Type Support" depends on ARCH_KEYSTONE || ARCH_OMAP2PLUS || ARCH_K3 help If a high secure (HS) device type is being used, this config must be set. This option impacts various aspects of the build system (to create signed boot images that can be authenticated) and the code. See the doc/README.ti-secure file for further details. config SYS_KWD_CONFIG string "kwbimage config file path" depends on ARCH_KIRKWOOD || ARCH_MVEBU default "arch/arm/mach-mvebu/kwbimage.cfg" help Path within the source directory to the kwbimage.cfg file to use when packaging the U-Boot image for use. source "arch/arm/mach-airoha/Kconfig" source "arch/arm/mach-apple/Kconfig" source "arch/arm/mach-aspeed/Kconfig" source "arch/arm/mach-at91/Kconfig" source "arch/arm/mach-bcm283x/Kconfig" source "arch/arm/mach-bcmbca/Kconfig" source "arch/arm/mach-bcmstb/Kconfig" source "arch/arm/mach-davinci/Kconfig" source "arch/arm/mach-exynos/Kconfig" source "arch/arm/mach-hpe/gxp/Kconfig" source "arch/arm/mach-highbank/Kconfig" source "arch/arm/mach-histb/Kconfig" source "arch/arm/mach-integrator/Kconfig" source "arch/arm/mach-ipq40xx/Kconfig" source "arch/arm/mach-k3/Kconfig" source "arch/arm/mach-keystone/Kconfig" source "arch/arm/mach-kirkwood/Kconfig" source "arch/arm/mach-lpc32xx/Kconfig" source "arch/arm/mach-mvebu/Kconfig" source "arch/arm/mach-octeontx/Kconfig" source "arch/arm/mach-octeontx2/Kconfig" source "arch/arm/cpu/armv7/ls102xa/Kconfig" source "arch/arm/mach-imx/mx5/Kconfig" source "arch/arm/mach-imx/mx6/Kconfig" source "arch/arm/mach-imx/mx7/Kconfig" source "arch/arm/mach-imx/mx7ulp/Kconfig" source "arch/arm/mach-imx/imx8/Kconfig" source "arch/arm/mach-imx/imx8m/Kconfig" source "arch/arm/mach-imx/imx8ulp/Kconfig" source "arch/arm/mach-imx/imx9/Kconfig" source "arch/arm/mach-imx/imxrt/Kconfig" source "arch/arm/mach-imx/mxs/Kconfig" source "arch/arm/mach-omap2/Kconfig" source "arch/arm/cpu/armv8/fsl-layerscape/Kconfig" source "arch/arm/mach-owl/Kconfig" source "arch/arm/mach-renesas/Kconfig" source "arch/arm/mach-meson/Kconfig" source "arch/arm/mach-mediatek/Kconfig" source "arch/arm/mach-mmp/Kconfig" source "arch/arm/mach-qemu/Kconfig" source "arch/arm/mach-rockchip/Kconfig" source "arch/arm/mach-s5pc1xx/Kconfig" source "arch/arm/mach-sc5xx/Kconfig" source "arch/arm/mach-snapdragon/Kconfig" source "arch/arm/mach-socfpga/Kconfig" source "arch/arm/mach-sti/Kconfig" source "arch/arm/mach-stm32/Kconfig" source "arch/arm/mach-stm32mp/Kconfig" source "arch/arm/mach-sunxi/Kconfig" source "arch/arm/mach-tegra/Kconfig" source "arch/arm/mach-u8500/Kconfig" source "arch/arm/mach-uniphier/Kconfig" source "arch/arm/cpu/armv7/vf610/Kconfig" source "arch/arm/mach-zynq/Kconfig" source "arch/arm/mach-zynqmp/Kconfig" source "arch/arm/mach-versal/Kconfig" source "arch/arm/mach-versal2/Kconfig" source "arch/arm/mach-versal-net/Kconfig" source "arch/arm/mach-zynqmp-r5/Kconfig" source "arch/arm/cpu/armv7/Kconfig" source "arch/arm/cpu/armv8/Kconfig" source "arch/arm/mach-imx/Kconfig" source "arch/arm/mach-nexell/Kconfig" source "arch/arm/mach-npcm/Kconfig" source "board/armltd/total_compute/Kconfig" source "board/armltd/corstone1000/Kconfig" source "board/bosch/shc/Kconfig" source "board/bosch/guardian/Kconfig" source "board/Marvell/octeontx/Kconfig" source "board/Marvell/octeontx2/Kconfig" source "board/armltd/vexpress/Kconfig" source "board/armltd/vexpress64/Kconfig" source "board/cortina/presidio-asic/Kconfig" source "board/broadcom/bcmns/Kconfig" source "board/broadcom/bcmns3/Kconfig" source "board/cavium/thunderx/Kconfig" source "board/eets/pdu001/Kconfig" source "board/emulation/qemu-arm/Kconfig" source "board/emulation/qemu-sbsa/Kconfig" source "board/nxp/ls2080aqds/Kconfig" source "board/nxp/ls2080ardb/Kconfig" source "board/nxp/ls1088a/Kconfig" source "board/nxp/ls1028a/Kconfig" source "board/nxp/ls1021aqds/Kconfig" source "board/nxp/ls1043aqds/Kconfig" source "board/nxp/ls1021atwr/Kconfig" source "board/nxp/ls1021atsn/Kconfig" source "board/nxp/ls1021aiot/Kconfig" source "board/nxp/ls1046aqds/Kconfig" source "board/nxp/ls1043ardb/Kconfig" source "board/nxp/ls1046ardb/Kconfig" source "board/nxp/ls1046afrwy/Kconfig" source "board/nxp/ls1012aqds/Kconfig" source "board/nxp/ls1012ardb/Kconfig" source "board/nxp/ls1012afrdm/Kconfig" source "board/nxp/lx2160a/Kconfig" source "board/grinn/chiliboard/Kconfig" source "board/hisilicon/hikey/Kconfig" source "board/hisilicon/hikey960/Kconfig" source "board/hisilicon/poplar/Kconfig" source "board/isee/igep003x/Kconfig" source "board/kontron/sl28/Kconfig" source "board/myir/mys_6ulx/Kconfig" source "board/samsung/common/Kconfig" source "board/siemens/common/Kconfig" source "board/seeed/npi_imx6ull/Kconfig" source "board/socionext/developerbox/Kconfig" source "board/tcl/sl50/Kconfig" source "board/traverse/ten64/Kconfig" source "board/variscite/dart_6ul/Kconfig" source "board/vscom/baltos/Kconfig" source "board/phytium/durian/Kconfig" source "board/phytium/pomelo/Kconfig" source "board/phytium/pe2201/Kconfig" source "board/xen/xenguest_arm64/Kconfig" source "arch/arm/Kconfig.debug" endmenu |