Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 | /* * (C) Copyright 2003-2007 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * * modified for Promess PRO - by Andy Joseph, andy@promessdev.com * modified for Promess PRO-Motion - by Robert McCullough, rob@promessdev.com * modified by Chris M. Tumas 6/20/06 Change CAS latency to 2 from 3 * Also changed the refresh for 100Mhz operation * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */ #include <common.h> #include <mpc5xxx.h> #include <miiphy.h> #include <libfdt.h> #if defined(CONFIG_STATUS_LED) #include <status_led.h> #endif /* CONFIG_STATUS_LED */ /* Kollmorgen DPR initialization data */ struct init_elem { unsigned long addr; unsigned len; char *data; } init_seq[] = { {0x500003F2, 2, "\x86\x00"}, /* HW parameter */ {0x500003F0, 2, "\x00\x00"}, {0x500003EC, 4, "\x00\x80\xc1\x52"}, /* Magic word */ }; /* * Initialize Kollmorgen DPR */ static void kollmorgen_init(void) { unsigned i, j; vu_char *p; for (i = 0; i < sizeof(init_seq) / sizeof(struct init_elem); ++i) { p = (vu_char *)init_seq[i].addr; for (j = 0; j < init_seq[i].len; ++j) *(p + j) = *(init_seq[i].data + j); } printf("DPR: Kollmorgen DPR initialized\n"); } /* * Early board initalization. */ int board_early_init_r(void) { /* Now, when we are in RAM, disable Boot Chipselect and enable CS0 */ *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* Initialize Kollmorgen DPR */ kollmorgen_init(); return 0; } /* * Additional PHY intialization. After being reset in mpc5xxx_fec_init_phy(), * PHY goes into FX mode. To take it out of the FX mode and switch into * desired TX operation, one needs to clear the FX_SEL bit of Mode Control * Register. */ void reset_phy(void) { unsigned short mode_control; miiphy_read("FEC ETHERNET", CONFIG_PHY_ADDR, 0x15, &mode_control); miiphy_write("FEC ETHERNET", CONFIG_PHY_ADDR, 0x15, mode_control & 0xfffe); return; } #ifndef CFG_RAMBOOT /* * Helper function to initialize SDRAM controller. */ static void sdram_start(int hi_addr) { long hi_addr_bit = hi_addr ? 0x01000000 : 0; /* unlock mode register */ *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit; /* precharge all banks */ *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit; /* auto refresh */ *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit; /* auto refresh, second time */ *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit; /* set mode register */ *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE; /* normal operation */ *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit; } #endif /* !CFG_RAMBOOT */ /* * Initalize SDRAM - configure SDRAM controller, detect memory size. */ long int initdram(int board_type) { ulong dramsize = 0; #ifndef CFG_RAMBOOT ulong test1, test2; /* According to AN3221 (MPC5200B SDRAM Initialization and * Configuration), the SDelay register must be written a value of * 0x00000004 as the first step of the SDRAM contorller configuration. */ *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04; /* configure SDRAM start/end for detection */ *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e; /* 2G at 0x0 */ *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000; /* disabled */ /* setup config registers */ *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1; *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2; sdram_start(0); test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000); sdram_start(1); test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000); if (test1 > test2) { sdram_start(0); dramsize = test1; } else { dramsize = test2; } /* memory smaller than 1MB is impossible */ if (dramsize < (1 << 20)) dramsize = 0; /* set SDRAM CS0 size according to the amount of RAM found */ if (dramsize > 0) { *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1; } else { *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */ } /* let SDRAM CS1 start right after CS0 and disable it */ *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize; #else /* !CFG_RAMBOOT */ /* retrieve size of memory connected to SDRAM CS0 */ dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF; if (dramsize >= 0x13) dramsize = (1 << (dramsize - 0x13)) << 20; else dramsize = 0; #endif /* CFG_RAMBOOT */ /* return total ram size */ return dramsize; } int checkboard(void) { uchar rev = *(vu_char *)CPLD_REV_REGISTER; printf("Board: Promess Motion-PRO board (CPLD rev. 0x%02x)\n", rev); return 0; } #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) void ft_board_setup(void *blob, bd_t *bd) { ft_cpu_setup(blob, bd); } #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */ #if defined(CONFIG_STATUS_LED) void __led_init(led_id_t regaddr, int state) { *((vu_long *) regaddr) |= ENABLE_GPIO_OUT; if (state == STATUS_LED_ON) *((vu_long *) regaddr) |= LED_ON; else *((vu_long *) regaddr) &= ~LED_ON; } void __led_set(led_id_t regaddr, int state) { if (state == STATUS_LED_ON) *((vu_long *) regaddr) |= LED_ON; else *((vu_long *) regaddr) &= ~LED_ON; } void __led_toggle(led_id_t regaddr) { *((vu_long *) regaddr) ^= LED_ON; } #endif /* CONFIG_STATUS_LED */ |