Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 | /* * Copyright (C) 2006 Freescale Semiconductor, Inc. * * Dave Liu <daveliu@freescale.com> * based on source code of Shlomi Gridish * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */ #include "common.h" #include "asm/errno.h" #include "asm/io.h" #include "asm/immap_qe.h" #include "qe.h" #if defined(CONFIG_QE) qe_map_t *qe_immr = NULL; static qe_snum_t snums[QE_NUM_OF_SNUM]; DECLARE_GLOBAL_DATA_PTR; void qe_issue_cmd(uint cmd, uint sbc, u8 mcn, u32 cmd_data) { u32 cecr; if (cmd == QE_RESET) { out_be32(&qe_immr->cp.cecr,(u32) (cmd | QE_CR_FLG)); } else { out_be32(&qe_immr->cp.cecdr, cmd_data); out_be32(&qe_immr->cp.cecr, (sbc | QE_CR_FLG | ((u32) mcn<<QE_CR_PROTOCOL_SHIFT) | cmd)); } /* Wait for the QE_CR_FLG to clear */ do { cecr = in_be32(&qe_immr->cp.cecr); } while (cecr & QE_CR_FLG); return; } uint qe_muram_alloc(uint size, uint align) { uint retloc; uint align_mask, off; uint savebase; align_mask = align - 1; savebase = gd->mp_alloc_base; if ((off = (gd->mp_alloc_base & align_mask)) != 0) gd->mp_alloc_base += (align - off); if ((off = size & align_mask) != 0) size += (align - off); if ((gd->mp_alloc_base + size) >= gd->mp_alloc_top) { gd->mp_alloc_base = savebase; printf("%s: ran out of ram.\n", __FUNCTION__); } retloc = gd->mp_alloc_base; gd->mp_alloc_base += size; memset((void *)&qe_immr->muram[retloc], 0, size); __asm__ __volatile__("sync"); return retloc; } void *qe_muram_addr(uint offset) { return (void *)&qe_immr->muram[offset]; } static void qe_sdma_init(void) { volatile sdma_t *p; uint sdma_buffer_base; p = (volatile sdma_t *)&qe_immr->sdma; /* All of DMA transaction in bus 1 */ out_be32(&p->sdaqr, 0); out_be32(&p->sdaqmr, 0); /* Allocate 2KB temporary buffer for sdma */ sdma_buffer_base = qe_muram_alloc(2048, 4096); out_be32(&p->sdwbcr, sdma_buffer_base & QE_SDEBCR_BA_MASK); /* Clear sdma status */ out_be32(&p->sdsr, 0x03000000); /* Enable global mode on bus 1, and 2KB buffer size */ out_be32(&p->sdmr, QE_SDMR_GLB_1_MSK | (0x3 << QE_SDMR_CEN_SHIFT)); } static u8 thread_snum[QE_NUM_OF_SNUM] = { 0x04, 0x05, 0x0c, 0x0d, 0x14, 0x15, 0x1c, 0x1d, 0x24, 0x25, 0x2c, 0x2d, 0x34, 0x35, 0x88, 0x89, 0x98, 0x99, 0xa8, 0xa9, 0xb8, 0xb9, 0xc8, 0xc9, 0xd8, 0xd9, 0xe8, 0xe9 }; static void qe_snums_init(void) { int i; for (i = 0; i < QE_NUM_OF_SNUM; i++) { snums[i].state = QE_SNUM_STATE_FREE; snums[i].num = thread_snum[i]; } } int qe_get_snum(void) { int snum = -EBUSY; int i; for (i = 0; i < QE_NUM_OF_SNUM; i++) { if (snums[i].state == QE_SNUM_STATE_FREE) { snums[i].state = QE_SNUM_STATE_USED; snum = snums[i].num; break; } } return snum; } void qe_put_snum(u8 snum) { int i; for (i = 0; i < QE_NUM_OF_SNUM; i++) { if (snums[i].num == snum) { snums[i].state = QE_SNUM_STATE_FREE; break; } } } void qe_init(uint qe_base) { /* Init the QE IMMR base */ qe_immr = (qe_map_t *)qe_base; gd->mp_alloc_base = QE_DATAONLY_BASE; gd->mp_alloc_top = gd->mp_alloc_base + QE_DATAONLY_SIZE; qe_sdma_init(); qe_snums_init(); } void qe_reset(void) { qe_issue_cmd(QE_RESET, QE_CR_SUBBLOCK_INVALID, (u8) QE_CR_PROTOCOL_UNSPECIFIED, 0); } void qe_assign_page(uint snum, uint para_ram_base) { u32 cecr; out_be32(&qe_immr->cp.cecdr, para_ram_base); out_be32(&qe_immr->cp.cecr, ((u32) snum<<QE_CR_ASSIGN_PAGE_SNUM_SHIFT) | QE_CR_FLG | QE_ASSIGN_PAGE); /* Wait for the QE_CR_FLG to clear */ do { cecr = in_be32(&qe_immr->cp.cecr); } while (cecr & QE_CR_FLG ); return; } /* * brg: 0~15 as BRG1~BRG16 rate: baud rate * BRG input clock comes from the BRGCLK (internal clock generated from the QE clock, it is one-half of the QE clock), If need the clock source from CLKn pin, we have te change the function. */ #define BRG_CLK (gd->brg_clk) int qe_set_brg(uint brg, uint rate) { volatile uint *bp; u32 divisor; int div16 = 0; if (brg >= QE_NUM_OF_BRGS) return -EINVAL; bp = (uint *)&qe_immr->brg.brgc1; bp += brg; divisor = (BRG_CLK / rate); if (divisor > QE_BRGC_DIVISOR_MAX + 1) { div16 = 1; divisor /= 16; } *bp = ((divisor - 1) << QE_BRGC_DIVISOR_SHIFT) | QE_BRGC_ENABLE; __asm__ __volatile__("sync"); if (div16) { *bp |= QE_BRGC_DIV16; __asm__ __volatile__("sync"); } return 0; } /* Set ethernet MII clock master */ int qe_set_mii_clk_src(int ucc_num) { u32 cmxgcr; /* check if the UCC number is in range. */ if ((ucc_num > UCC_MAX_NUM - 1) || (ucc_num < 0)) { printf("%s: ucc num not in ranges\n", __FUNCTION__); return -EINVAL; } cmxgcr = in_be32(&qe_immr->qmx.cmxgcr); cmxgcr &= ~QE_CMXGCR_MII_ENET_MNG_MASK; cmxgcr |= (ucc_num <<QE_CMXGCR_MII_ENET_MNG_SHIFT); out_be32(&qe_immr->qmx.cmxgcr, cmxgcr); return 0; } #endif /* CONFIG_QE */ |