Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 | /* * (C) Copyright 2004 * DAVE Srl * http://www.dave-tech.it * http://www.wawnet.biz * mailto:info@wawnet.biz * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */ #include <common.h> #include <asm/hardware.h> DECLARE_GLOBAL_DATA_PTR; /* * Miscelaneous platform dependent initialization */ int board_init (void) { u32 temp; /* Configuration Port Control Register*/ /* Port A */ PCONA = 0x3ff; /* Port B */ PCONB = 0xff; PDATB = 0xFFFF; /* Port C */ /* PCONC = 0xff55ff15; PDATC = 0x0; PUPC = 0xffff; */ /* Port D */ /* PCOND = 0xaaaa; PUPD = 0xff; */ /* Port E */ PCONE = 0x0001aaa9; PDATE = 0x0; PUPE = 0xff; /* Port F */ PCONF = 0x124955; PDATF = 0xff; /* B2-eth_reset tied high level */ /* PUPF = 0x1e3; */ /* Port G */ PUPG = 0x1; PCONG = 0x3; /*PG0= EINT0= ETH_INT prepared for linux kernel*/ INTMSK = 0x03fffeff; INTCON = 0x05; /* Configure chip ethernet interrupt as High level Port G EINT 0-7 EINT0 -> CHIP ETHERNET */ temp = EXTINT; temp &= ~0x7; temp |= 0x1; /*LEVEL_HIGH*/ EXTINT = temp; /* Reset SMSC LAN91C96 chip */ temp= PCONF; temp |= 0x00000040; PCONF = temp; /* Reset high */ temp = PDATF; temp |= (1 << 3); PDATF = temp; /* Short delay */ for (temp=0;temp<10;temp++) { /* NOP */ } /* Reset low */ temp = PDATF; temp &= ~(1 << 3); PDATF = temp; /* arch number MACH_TYPE_MBA44B0 */ gd->bd->bi_arch_number = MACH_TYPE_S3C44B0; /* location of boot parameters */ gd->bd->bi_boot_params = 0x0c000100; return 0; } int dram_init (void) { gd->bd->bi_dram[0].start = PHYS_SDRAM_1; gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE; return (0); } |