Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 | /* * (C) Copyright 2000-2004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * * (C) Copyright 2002 * Torsten Demke, FORCE Computers GmbH. torsten.demke@fci.com * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */ #include <common.h> #include <mpc824x.h> #include <asm/processor.h> #include <asm/io.h> #include <pci.h> #include <ide.h> #include "piix_pci.h" #include "eXalion.h" int checkboard (void) { ulong busfreq = get_bus_freq (0); char buf[32]; printf ("Board: eXalion MPC824x - CHRP (MAP B)\n"); printf ("Built: %s at %s\n", __DATE__, __TIME__); printf ("Local Bus: %s MHz\n", strmhz (buf, busfreq)); return 0; } int checkflash (void) { printf ("checkflash\n"); flash_init (); return (0); } long int initdram (int board_type) { int i, cnt; volatile uchar *base = CFG_SDRAM_BASE; volatile ulong *addr; ulong save[32]; ulong val, ret = 0; for (i = 0, cnt = (CFG_MAX_RAM_SIZE / sizeof (long)) >> 1; cnt > 0; cnt >>= 1) { addr = (volatile ulong *) base + cnt; save[i++] = *addr; *addr = ~cnt; } addr = (volatile ulong *) base; save[i] = *addr; *addr = 0; if (*addr != 0) { *addr = save[i]; goto Done; } for (cnt = 1; cnt <= CFG_MAX_RAM_SIZE / sizeof (long); cnt <<= 1) { addr = (volatile ulong *) base + cnt; val = *addr; *addr = save[--i]; if (val != ~cnt) { ulong new_bank0_end = cnt * sizeof (long) - 1; ulong mear1 = mpc824x_mpc107_getreg (MEAR1); ulong emear1 = mpc824x_mpc107_getreg (EMEAR1); mear1 = (mear1 & 0xFFFFFF00) | ((new_bank0_end & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT); emear1 = (emear1 & 0xFFFFFF00) | ((new_bank0_end & MICR_ADDR_MASK) >> MICR_EADDR_SHIFT); mpc824x_mpc107_setreg (MEAR1, mear1); mpc824x_mpc107_setreg (EMEAR1, emear1); ret = cnt * sizeof (long); goto Done; } } ret = CFG_MAX_RAM_SIZE; Done: return ret; } int misc_init_r (void) { pci_dev_t bdf; u32 val32; u8 val8; puts ("ISA: "); bdf = pci_find_device (PIIX4_VENDOR_ID, PIIX4_ISA_DEV_ID, 0); if (bdf == -1) { puts ("Unable to find PIIX4 ISA bridge !\n"); hang (); } /* set device for normal ISA instead EIO */ pci_read_config_dword (bdf, PCI_CFG_PIIX4_GENCFG, &val32); val32 |= 0x00000001; pci_write_config_dword (bdf, PCI_CFG_PIIX4_GENCFG, val32); printf ("PIIX4 ISA bridge (%d,%d,%d)\n", PCI_BUS (bdf), PCI_DEV (bdf), PCI_FUNC (bdf)); puts ("ISA: "); bdf = pci_find_device (PIIX4_VENDOR_ID, PIIX4_IDE_DEV_ID, 0); if (bdf == -1) { puts ("Unable to find PIIX4 IDE controller !\n"); hang (); } /* Init BMIBA register */ /* pci_read_config_dword(bdf, PCI_CFG_PIIX4_BMIBA, &val32); */ /* val32 |= 0x1000; */ /* pci_write_config_dword(bdf, PCI_CFG_PIIX4_BMIBA, val32); */ /* Enable BUS master and IO access */ val32 = PCI_COMMAND_MASTER | PCI_COMMAND_IO; pci_write_config_dword (bdf, PCI_COMMAND, val32); /* Set latency */ pci_read_config_byte (bdf, PCI_LATENCY_TIMER, &val8); val8 = 0x40; pci_write_config_byte (bdf, PCI_LATENCY_TIMER, val8); /* Enable Primary ATA/IDE */ pci_read_config_dword (bdf, PCI_CFG_PIIX4_IDETIM, &val32); /* val32 = 0xa307a307; */ val32 = 0x00008000; pci_write_config_dword (bdf, PCI_CFG_PIIX4_IDETIM, val32); printf ("PIIX4 IDE controller (%d,%d,%d)\n", PCI_BUS (bdf), PCI_DEV (bdf), PCI_FUNC (bdf)); /* Try to get FAT working... */ /* fat_register_read(ide_read); */ return (0); } /* * Show/Init PCI devices on the specified bus number. */ void pci_eXalion_fixup_irq (struct pci_controller *hose, pci_dev_t dev) { unsigned char line; switch (PCI_DEV (dev)) { case 16: line = PCI_INT_A; break; case 17: line = PCI_INT_B; break; case 18: line = PCI_INT_C; break; case 19: line = PCI_INT_D; break; #if defined (CONFIG_MPC8245) case 20: line = PCI_INT_A; break; case 21: line = PCI_INT_B; break; case 22: line = PCI_INT_NA; break; #endif default: line = PCI_INT_A; break; } pci_hose_write_config_byte (hose, dev, PCI_INTERRUPT_LINE, line); } /* * Initialize PCI Devices, report devices found. */ #ifndef CONFIG_PCI_PNP #if defined (CONFIG_MPC8240) static struct pci_config_table pci_eXalion_config_table[] = { { /* Intel 82559ER ethernet controller */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 18, 0x00, pci_cfgfunc_config_device, {PCI_ENET0_IOADDR, PCI_ENET0_MEMADDR, PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}}, { /* Intel 82371AB PIIX4 PCI to ISA bridge */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 20, 0x00, pci_cfgfunc_config_device, {0, 0, PCI_COMMAND_IO | PCI_COMMAND_MASTER}}, { /* Intel 82371AB PIIX4 IDE controller */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 20, 0x01, pci_cfgfunc_config_device, {0, 0, PCI_COMMAND_IO | PCI_COMMAND_MASTER}}, {} }; #elif defined (CONFIG_MPC8245) static struct pci_config_table pci_eXalion_config_table[] = { { /* Intel 82559ER ethernet controller */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 17, 0x00, pci_cfgfunc_config_device, {PCI_ENET0_IOADDR, PCI_ENET0_MEMADDR, PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}}, { /* Intel 82559ER ethernet controller */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 18, 0x00, pci_cfgfunc_config_device, {PCI_ENET1_IOADDR, PCI_ENET1_MEMADDR, PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}}, { /* Broadcom BCM5690 Gigabit switch */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 20, 0x00, pci_cfgfunc_config_device, {PCI_ENET2_IOADDR, PCI_ENET2_MEMADDR, PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}}, { /* Broadcom BCM5690 Gigabit switch */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 21, 0x00, pci_cfgfunc_config_device, {PCI_ENET3_IOADDR, PCI_ENET3_MEMADDR, PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}}, { /* Intel 82371AB PIIX4 PCI to ISA bridge */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 22, 0x00, pci_cfgfunc_config_device, {0, 0, PCI_COMMAND_IO | PCI_COMMAND_MASTER}}, { /* Intel 82371AB PIIX4 IDE controller */ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x00, 22, 0x01, pci_cfgfunc_config_device, {0, 0, PCI_COMMAND_IO | PCI_COMMAND_MASTER}}, {} }; #else #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240) #endif #endif /* #ifndef CONFIG_PCI_PNP */ struct pci_controller hose = { #ifndef CONFIG_PCI_PNP config_table:pci_eXalion_config_table, fixup_irq:pci_eXalion_fixup_irq, #endif }; void pci_init_board (void) { pci_mpc824x_init (&hose); } |