Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 | /*------------------------------------------------------------------------------+ */ /* */ /* This source code has been made available to you by IBM on an AS-IS */ /* basis. Anyone receiving this source is licensed under IBM */ /* copyrights to use it in any way he or she deems fit, including */ /* copying it, modifying it, compiling it, and redistributing it either */ /* with or without modifications. No license under IBM patents or */ /* patent applications is to be implied by the copyright license. */ /* */ /* Any user of this software should understand that IBM cannot provide */ /* technical support for this software and will not be responsible for */ /* any consequences resulting from the use of this software. */ /* */ /* Any person who transfers this source code or any derivative work */ /* must include the IBM copyright notice, this paragraph, and the */ /* preceding two paragraphs in the transferred software. */ /* */ /* COPYRIGHT I B M CORPORATION 1995 */ /* LICENSED MATERIAL - PROGRAM PROPERTY OF I B M */ /*------------------------------------------------------------------------------- */ /*----------------------------------------------------------------------------- */ /* Function: ext_bus_cntlr_init */ /* Description: Initializes the External Bus Controller for the external */ /* peripherals. IMPORTANT: For pass1 this code must run from */ /* cache since you can not reliably change a peripheral banks */ /* timing register (pbxap) while running code from that bank. */ /* For ex., since we are running from ROM on bank 0, we can NOT */ /* execute the code that modifies bank 0 timings from ROM, so */ /* we run it from cache. */ /* */ /*----------------------------------------------------------------------------- */ #include <config.h> #include <ppc4xx.h> #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */ #include <ppc_asm.tmpl> #include <ppc_defs.h> #include <asm/cache.h> #include <asm/mmu.h> .globl ext_bus_cntlr_init ext_bus_cntlr_init: mflr r4 /* save link register */ bl ..getAddr ..getAddr: mflr r3 /* get address of ..getAddr */ mtlr r4 /* restore link register */ addi r4,0,14 /* set ctr to 10; used to prefetch */ mtctr r4 /* 10 cache lines to fit this function */ /* in cache (gives us 8x10=80 instrctns) */ ..ebcloop: icbt r0,r3 /* prefetch cache line for addr in r3 */ addi r3,r3,32 /* move to next cache line */ bdnz ..ebcloop /* continue for 10 cache lines */ /*------------------------------------------------------------------- */ /* Delay to ensure all accesses to ROM are complete before changing */ /* bank 0 timings. 200usec should be enough. */ /* 200,000,000 (cycles/sec) X .000200 (sec) = 0x9C40 cycles */ /*------------------------------------------------------------------- */ addis r3,0,0x0 ori r3,r3,0xA000 /* ensure 200usec have passed since reset */ mtctr r3 ..spinlp: bdnz ..spinlp /* spin loop */ /*----------------------------------------------------------------------- */ /* Memory Bank 0 (Flash) initialization (from openbios) */ /*----------------------------------------------------------------------- */ addi r4,0,pb0ap mtdcr ebccfga,r4 addis r4,0,CS0_AP@h ori r4,r4,CS0_AP@l mtdcr ebccfgd,r4 addi r4,0,pb0cr mtdcr ebccfga,r4 addis r4,0,CS0_CR@h ori r4,r4,CS0_CR@l mtdcr ebccfgd,r4 /*----------------------------------------------------------------------- */ /* Memory Bank 1 (NVRAM/RTC) initialization */ /*----------------------------------------------------------------------- */ addi r4,0,pb1ap mtdcr ebccfga,r4 addis r4,0,CS1_AP@h ori r4,r4,CS1_AP@l mtdcr ebccfgd,r4 addi r4,0,pb1cr mtdcr ebccfga,r4 addis r4,0,CS1_CR@h ori r4,r4,CS1_CR@l mtdcr ebccfgd,r4 /*----------------------------------------------------------------------- */ /* Memory Bank 2 (A/D converter) initialization */ /*----------------------------------------------------------------------- */ addi r4,0,pb2ap mtdcr ebccfga,r4 addis r4,0,CS2_AP@h ori r4,r4,CS2_AP@l mtdcr ebccfgd,r4 addi r4,0,pb2cr mtdcr ebccfga,r4 addis r4,0,CS2_CR@h ori r4,r4,CS2_CR@l mtdcr ebccfgd,r4 /*----------------------------------------------------------------------- */ /* Memory Bank 3 (Ethernet PHY Reset) initialization */ /*----------------------------------------------------------------------- */ addi r4,0,pb3ap mtdcr ebccfga,r4 addis r4,0,CS3_AP@h ori r4,r4,CS3_AP@l mtdcr ebccfgd,r4 addi r4,0,pb3cr mtdcr ebccfga,r4 addis r4,0,CS3_CR@h ori r4,r4,CS3_CR@l mtdcr ebccfgd,r4 /*----------------------------------------------------------------------- */ /* Memory Bank 4 (PC-MIP PRSNT1#) initialization */ /*----------------------------------------------------------------------- */ addi r4,0,pb4ap mtdcr ebccfga,r4 addis r4,0,CS4_AP@h ori r4,r4,CS4_AP@l mtdcr ebccfgd,r4 addi r4,0,pb4cr mtdcr ebccfga,r4 addis r4,0,CS4_CR@h ori r4,r4,CS4_CR@l mtdcr ebccfgd,r4 /*----------------------------------------------------------------------- */ /* Memory Bank 5 (PC-MIP PRSNT2#) initialization */ /*----------------------------------------------------------------------- */ addi r4,0,pb5ap mtdcr ebccfga,r4 addis r4,0,CS5_AP@h ori r4,r4,CS5_AP@l mtdcr ebccfgd,r4 addi r4,0,pb5cr mtdcr ebccfga,r4 addis r4,0,CS5_CR@h ori r4,r4,CS5_CR@l mtdcr ebccfgd,r4 /*----------------------------------------------------------------------- */ /* Memory Bank 6 (CPU LED0) initialization */ /*----------------------------------------------------------------------- */ addi r4,0,pb6ap mtdcr ebccfga,r4 addis r4,0,CS6_AP@h ori r4,r4,CS6_AP@l mtdcr ebccfgd,r4 addi r4,0,pb6cr mtdcr ebccfga,r4 addis r4,0,CS6_CR@h ori r4,r4,CS5_CR@l mtdcr ebccfgd,r4 /*----------------------------------------------------------------------- */ /* Memory Bank 7 (CPU LED1) initialization */ /*----------------------------------------------------------------------- */ addi r4,0,pb7ap mtdcr ebccfga,r4 addis r4,0,CS7_AP@h ori r4,r4,CS7_AP@l mtdcr ebccfgd,r4 addi r4,0,pb7cr mtdcr ebccfga,r4 addis r4,0,CS7_CR@h ori r4,r4,CS7_CR@l mtdcr ebccfgd,r4 /* addis r4,r0,FPGA_BRDC@h */ /* ori r4,r4,FPGA_BRDC@l */ /* lbz r3,0(r4) /###*get FPGA board control reg */ /* eieio */ /* ori r3,r3,0x01 /###*set UART1 control to select CTS/RTS */ /* stb r3,0(r4) */ nop /* pass2 DCR errata #8 */ blr /*----------------------------------------------------------------------------- */ /* Function: sdram_init */ /* Description: Configures SDRAM memory banks on ERIC. */ /* We do manually init our SDRAM. */ /* If we have two SDRAM banks, simply undef SINGLE_BANK (ROLF :-) */ /* It is assumed that a 32MB 12x8(2) SDRAM is used. */ /*----------------------------------------------------------------------------- */ .globl sdram_init sdram_init: mflr r31 #ifdef CFG_SDRAM_MANUALLY /*------------------------------------------------------------------- */ /* Set MB0CF for bank 0. (0-32MB) Address Mode 4 since 12x8(2) */ /*------------------------------------------------------------------- */ addi r4,0,mem_mb0cf mtdcr memcfga,r4 addis r4,0,MB0CF@h ori r4,r4,MB0CF@l mtdcr memcfgd,r4 /*------------------------------------------------------------------- */ /* Set MB1CF for bank 1. (32MB-64MB) Address Mode 4 since 12x8(2) */ /*------------------------------------------------------------------- */ addi r4,0,mem_mb1cf mtdcr memcfga,r4 addis r4,0,MB1CF@h ori r4,r4,MB1CF@l mtdcr memcfgd,r4 /*------------------------------------------------------------------- */ /* Set MB2CF for bank 2. off */ /*------------------------------------------------------------------- */ addi r4,0,mem_mb2cf mtdcr memcfga,r4 addis r4,0,MB2CF@h ori r4,r4,MB2CF@l mtdcr memcfgd,r4 /*------------------------------------------------------------------- */ /* Set MB3CF for bank 3. off */ /*------------------------------------------------------------------- */ addi r4,0,mem_mb3cf mtdcr memcfga,r4 addis r4,0,MB3CF@h ori r4,r4,MB3CF@l mtdcr memcfgd,r4 /*------------------------------------------------------------------- */ /* Set the SDRAM Timing reg, SDTR1 and the refresh timer reg, RTR. */ /* To set the appropriate timings, we need to know the SDRAM speed. */ /* We can use the PLB speed since the SDRAM speed is the same as */ /* the PLB speed. The PLB speed is the FBK divider times the */ /* 405GP reference clock, which on the Walnut board is 33Mhz. */ /* Thus, if FBK div is 2, SDRAM is 66Mhz; if FBK div is 3, SDRAM is */ /* 100Mhz; if FBK is 3, SDRAM is 133Mhz. */ /* NOTE: The Walnut board supports SDRAM speeds of 66Mhz, 100Mhz, and */ /* maybe 133Mhz. */ /*------------------------------------------------------------------- */ mfdcr r5,strap /* determine FBK divider */ /* via STRAP reg to calc PLB speed. */ /* SDRAM speed is the same as the PLB */ /* speed. */ rlwinm r4,r5,4,0x3 /* get FBK divide bits */ ..chk_66: cmpi %cr0,0,r4,0x1 bne ..chk_100 addis r6,0,SDTR_66@h /* SDTR1 value for 66Mhz */ ori r6,r6,SDTR_66@l addis r7,0,RTR_66 /* RTR value for 66Mhz */ b ..sdram_ok ..chk_100: cmpi %cr0,0,r4,0x2 bne ..chk_133 addis r6,0,SDTR_100@h /* SDTR1 value for 100Mhz */ ori r6,r6,SDTR_100@l addis r7,0,RTR_100 /* RTR value for 100Mhz */ b ..sdram_ok ..chk_133: addis r6,0,0x0107 /* SDTR1 value for 133Mhz */ ori r6,r6,0x4015 addis r7,0,0x07F0 /* RTR value for 133Mhz */ ..sdram_ok: /*------------------------------------------------------------------- */ /* Set SDTR1 */ /*------------------------------------------------------------------- */ addi r4,0,mem_sdtr1 mtdcr memcfga,r4 mtdcr memcfgd,r6 /*------------------------------------------------------------------- */ /* Set RTR */ /*------------------------------------------------------------------- */ addi r4,0,mem_rtr mtdcr memcfga,r4 mtdcr memcfgd,r7 /*------------------------------------------------------------------- */ /* Delay to ensure 200usec have elapsed since reset. Assume worst */ /* case that the core is running 200Mhz: */ /* 200,000,000 (cycles/sec) X .000200 (sec) = 0x9C40 cycles */ /*------------------------------------------------------------------- */ addis r3,0,0x0000 ori r3,r3,0xA000 /* ensure 200usec have passed since reset */ mtctr r3 ..spinlp2: bdnz ..spinlp2 /* spin loop */ /*------------------------------------------------------------------- */ /* Set memory controller options reg, MCOPT1. */ /* Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst */ /* read/prefetch. */ /*------------------------------------------------------------------- */ addi r4,0,mem_mcopt1 mtdcr memcfga,r4 addis r4,0,0x8080 /* set DC_EN=1 */ ori r4,r4,0x0000 mtdcr memcfgd,r4 /*------------------------------------------------------------------- */ /* Delay to ensure 10msec have elapsed since reset. This is */ /* required for the MPC952 to stabalize. Assume worst */ /* case that the core is running 200Mhz: */ /* 200,000,000 (cycles/sec) X .010 (sec) = 0x1E8480 cycles */ /* This delay should occur before accessing SDRAM. */ /*------------------------------------------------------------------- */ addis r3,0,0x001E ori r3,r3,0x8480 /* ensure 10msec have passed since reset */ mtctr r3 ..spinlp3: bdnz ..spinlp3 /* spin loop */ #else /*fixme: do SDRAM Autoconfig from EEPROM here */ #endif mtlr r31 /* restore lr */ blr |