Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> * * (C) Copyright 2002 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de> * * (C) Copyright 2002 * Sysgo Real-Time Solutions, GmbH <www.elinos.com> * Marius Groeger <mgroeger@sysgo.de> * * (C) Copyright 2002 * Sysgo Real-Time Solutions, GmbH <www.elinos.com> * Alex Zuepke <azu@sysgo.de> * * Copyright (C) 1999 2000 2001 Erik Mouw (J.A.K.Mouw@its.tudelft.nl) * * Modified to add driver model (DM) support * (C) Copyright 2016 Marcel Ziswiler <marcel.ziswiler@toradex.com> */ #include <common.h> #include <asm/arch/pxa-regs.h> #include <asm/arch/regs-uart.h> #include <asm/io.h> #include <dm.h> #include <dm/platform_data/serial_pxa.h> #include <linux/compiler.h> #include <serial.h> #include <watchdog.h> DECLARE_GLOBAL_DATA_PTR; static uint32_t pxa_uart_get_baud_divider(int baudrate) { return 921600 / baudrate; } static void pxa_uart_toggle_clock(uint32_t uart_index, int enable) { uint32_t clk_reg, clk_offset, reg; clk_reg = UART_CLK_REG; clk_offset = UART_CLK_BASE << uart_index; reg = readl(clk_reg); if (enable) reg |= clk_offset; else reg &= ~clk_offset; writel(reg, clk_reg); } /* * Enable clock and set baud rate, parity etc. */ void pxa_setbrg_common(struct pxa_uart_regs *uart_regs, int port, int baudrate) { uint32_t divider = pxa_uart_get_baud_divider(baudrate); if (!divider) hang(); pxa_uart_toggle_clock(port, 1); /* Disable interrupts and FIFOs */ writel(0, &uart_regs->ier); writel(0, &uart_regs->fcr); /* Set baud rate */ writel(LCR_WLS0 | LCR_WLS1 | LCR_DLAB, &uart_regs->lcr); writel(divider & 0xff, &uart_regs->dll); writel(divider >> 8, &uart_regs->dlh); writel(LCR_WLS0 | LCR_WLS1, &uart_regs->lcr); /* Enable UART */ writel(IER_UUE, &uart_regs->ier); } #ifndef CONFIG_DM_SERIAL static struct pxa_uart_regs *pxa_uart_index_to_regs(uint32_t uart_index) { switch (uart_index) { case FFUART_INDEX: return (struct pxa_uart_regs *)FFUART_BASE; case BTUART_INDEX: return (struct pxa_uart_regs *)BTUART_BASE; case STUART_INDEX: return (struct pxa_uart_regs *)STUART_BASE; case HWUART_INDEX: return (struct pxa_uart_regs *)HWUART_BASE; default: return NULL; } } /* * Enable clock and set baud rate, parity etc. */ void pxa_setbrg_dev(uint32_t uart_index) { struct pxa_uart_regs *uart_regs = pxa_uart_index_to_regs(uart_index); if (!uart_regs) panic("Failed getting UART registers\n"); pxa_setbrg_common(uart_regs, uart_index, gd->baudrate); } /* * Initialise the serial port with the given baudrate. The settings * are always 8 data bits, no parity, 1 stop bit, no start bits. */ int pxa_init_dev(unsigned int uart_index) { pxa_setbrg_dev(uart_index); return 0; } /* * Output a single byte to the serial port. */ void pxa_putc_dev(unsigned int uart_index, const char c) { struct pxa_uart_regs *uart_regs; /* If \n, also do \r */ if (c == '\n') pxa_putc_dev(uart_index, '\r'); uart_regs = pxa_uart_index_to_regs(uart_index); if (!uart_regs) hang(); while (!(readl(&uart_regs->lsr) & LSR_TEMT)) WATCHDOG_RESET(); writel(c, &uart_regs->thr); } /* * Read a single byte from the serial port. Returns 1 on success, 0 * otherwise. When the function is succesfull, the character read is * written into its argument c. */ int pxa_tstc_dev(unsigned int uart_index) { struct pxa_uart_regs *uart_regs; uart_regs = pxa_uart_index_to_regs(uart_index); if (!uart_regs) return -1; return readl(&uart_regs->lsr) & LSR_DR; } /* * Read a single byte from the serial port. Returns 1 on success, 0 * otherwise. When the function is succesfull, the character read is * written into its argument c. */ int pxa_getc_dev(unsigned int uart_index) { struct pxa_uart_regs *uart_regs; uart_regs = pxa_uart_index_to_regs(uart_index); if (!uart_regs) return -1; while (!(readl(&uart_regs->lsr) & LSR_DR)) WATCHDOG_RESET(); return readl(&uart_regs->rbr) & 0xff; } void pxa_puts_dev(unsigned int uart_index, const char *s) { while (*s) pxa_putc_dev(uart_index, *s++); } #define pxa_uart(uart, UART) \ int uart##_init(void) \ { \ return pxa_init_dev(UART##_INDEX); \ } \ \ void uart##_setbrg(void) \ { \ return pxa_setbrg_dev(UART##_INDEX); \ } \ \ void uart##_putc(const char c) \ { \ return pxa_putc_dev(UART##_INDEX, c); \ } \ \ void uart##_puts(const char *s) \ { \ return pxa_puts_dev(UART##_INDEX, s); \ } \ \ int uart##_getc(void) \ { \ return pxa_getc_dev(UART##_INDEX); \ } \ \ int uart##_tstc(void) \ { \ return pxa_tstc_dev(UART##_INDEX); \ } \ #define pxa_uart_desc(uart) \ struct serial_device serial_##uart##_device = \ { \ .name = "serial_"#uart, \ .start = uart##_init, \ .stop = NULL, \ .setbrg = uart##_setbrg, \ .getc = uart##_getc, \ .tstc = uart##_tstc, \ .putc = uart##_putc, \ .puts = uart##_puts, \ }; #define pxa_uart_multi(uart, UART) \ pxa_uart(uart, UART) \ pxa_uart_desc(uart) #if defined(CONFIG_HWUART) pxa_uart_multi(hwuart, HWUART) #endif #if defined(CONFIG_STUART) pxa_uart_multi(stuart, STUART) #endif #if defined(CONFIG_FFUART) pxa_uart_multi(ffuart, FFUART) #endif #if defined(CONFIG_BTUART) pxa_uart_multi(btuart, BTUART) #endif __weak struct serial_device *default_serial_console(void) { #if CONFIG_CONS_INDEX == 1 return &serial_hwuart_device; #elif CONFIG_CONS_INDEX == 2 return &serial_stuart_device; #elif CONFIG_CONS_INDEX == 3 return &serial_ffuart_device; #elif CONFIG_CONS_INDEX == 4 return &serial_btuart_device; #else #error "Bad CONFIG_CONS_INDEX." #endif } void pxa_serial_initialize(void) { #if defined(CONFIG_FFUART) serial_register(&serial_ffuart_device); #endif #if defined(CONFIG_BTUART) serial_register(&serial_btuart_device); #endif #if defined(CONFIG_STUART) serial_register(&serial_stuart_device); #endif } #endif /* CONFIG_DM_SERIAL */ #ifdef CONFIG_DM_SERIAL static int pxa_serial_probe(struct udevice *dev) { struct pxa_serial_platdata *plat = dev->platdata; pxa_setbrg_common((struct pxa_uart_regs *)plat->base, plat->port, plat->baudrate); return 0; } static int pxa_serial_putc(struct udevice *dev, const char ch) { struct pxa_serial_platdata *plat = dev->platdata; struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base; /* Wait for last character to go. */ if (!(readl(&uart_regs->lsr) & LSR_TEMT)) return -EAGAIN; writel(ch, &uart_regs->thr); return 0; } static int pxa_serial_getc(struct udevice *dev) { struct pxa_serial_platdata *plat = dev->platdata; struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base; /* Wait for a character to arrive. */ if (!(readl(&uart_regs->lsr) & LSR_DR)) return -EAGAIN; return readl(&uart_regs->rbr) & 0xff; } int pxa_serial_setbrg(struct udevice *dev, int baudrate) { struct pxa_serial_platdata *plat = dev->platdata; struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base; int port = plat->port; pxa_setbrg_common(uart_regs, port, baudrate); return 0; } static int pxa_serial_pending(struct udevice *dev, bool input) { struct pxa_serial_platdata *plat = dev->platdata; struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base; if (input) return readl(&uart_regs->lsr) & LSR_DR ? 1 : 0; else return readl(&uart_regs->lsr) & LSR_TEMT ? 0 : 1; return 0; } static const struct dm_serial_ops pxa_serial_ops = { .putc = pxa_serial_putc, .pending = pxa_serial_pending, .getc = pxa_serial_getc, .setbrg = pxa_serial_setbrg, }; U_BOOT_DRIVER(serial_pxa) = { .name = "serial_pxa", .id = UCLASS_SERIAL, .probe = pxa_serial_probe, .ops = &pxa_serial_ops, .flags = DM_FLAG_PRE_RELOC, }; #endif /* CONFIG_DM_SERIAL */ |