Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 | // SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2012 Andes Technology Corporation * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com> * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com> */ #include <common.h> #include <cpu_func.h> #if !(CONFIG_IS_ENABLED(SYS_ICACHE_OFF) && CONFIG_IS_ENABLED(SYS_DCACHE_OFF)) #include <asm/cache.h> static inline unsigned long CACHE_SET(unsigned char cache) { if (cache == ICACHE) return 64 << ((GET_ICM_CFG() & ICM_CFG_MSK_ISET) \ >> ICM_CFG_OFF_ISET); else return 64 << ((GET_DCM_CFG() & DCM_CFG_MSK_DSET) \ >> DCM_CFG_OFF_DSET); } static inline unsigned long CACHE_WAY(unsigned char cache) { if (cache == ICACHE) return 1 + ((GET_ICM_CFG() & ICM_CFG_MSK_IWAY) \ >> ICM_CFG_OFF_IWAY); else return 1 + ((GET_DCM_CFG() & DCM_CFG_MSK_DWAY) \ >> DCM_CFG_OFF_DWAY); } static inline unsigned long CACHE_LINE_SIZE(enum cache_t cache) { if (cache == ICACHE) return 8 << (((GET_ICM_CFG() & ICM_CFG_MSK_ISZ) \ >> ICM_CFG_OFF_ISZ) - 1); else return 8 << (((GET_DCM_CFG() & DCM_CFG_MSK_DSZ) \ >> DCM_CFG_OFF_DSZ) - 1); } #endif #if !CONFIG_IS_ENABLED(SYS_ICACHE_OFF) void invalidate_icache_all(void) { unsigned long end, line_size; line_size = CACHE_LINE_SIZE(ICACHE); end = line_size * CACHE_WAY(ICACHE) * CACHE_SET(ICACHE); do { end -= line_size; __asm__ volatile ("\n\tcctl %0, L1I_IX_INVAL" : : "r" (end)); end -= line_size; __asm__ volatile ("\n\tcctl %0, L1I_IX_INVAL" : : "r" (end)); end -= line_size; __asm__ volatile ("\n\tcctl %0, L1I_IX_INVAL" : : "r" (end)); end -= line_size; __asm__ volatile ("\n\tcctl %0, L1I_IX_INVAL" : : "r" (end)); } while (end > 0); } void invalidate_icache_range(unsigned long start, unsigned long end) { unsigned long line_size; line_size = CACHE_LINE_SIZE(ICACHE); while (end > start) { asm volatile ( "\n\tcctl %0, L1I_VA_INVAL" : : "r"(start) ); start += line_size; } } void icache_enable(void) { asm volatile ( "mfsr $p0, $mr8\n\t" "ori $p0, $p0, 0x01\n\t" "mtsr $p0, $mr8\n\t" "isb\n\t" ); } void icache_disable(void) { asm volatile ( "mfsr $p0, $mr8\n\t" "li $p1, ~0x01\n\t" "and $p0, $p0, $p1\n\t" "mtsr $p0, $mr8\n\t" "isb\n\t" ); } int icache_status(void) { int ret; asm volatile ( "mfsr $p0, $mr8\n\t" "andi %0, $p0, 0x01\n\t" : "=r" (ret) : : "memory" ); return ret; } #else void invalidate_icache_all(void) { } void invalidate_icache_range(unsigned long start, unsigned long end) { } void icache_enable(void) { } void icache_disable(void) { } int icache_status(void) { return 0; } #endif #if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) void dcache_wbinval_all(void) { unsigned long end, line_size; line_size = CACHE_LINE_SIZE(DCACHE); end = line_size * CACHE_WAY(DCACHE) * CACHE_SET(DCACHE); do { end -= line_size; __asm__ volatile ("\n\tcctl %0, L1D_IX_WB" : : "r" (end)); __asm__ volatile ("\n\tcctl %0, L1D_IX_INVAL" : : "r" (end)); end -= line_size; __asm__ volatile ("\n\tcctl %0, L1D_IX_WB" : : "r" (end)); __asm__ volatile ("\n\tcctl %0, L1D_IX_INVAL" : : "r" (end)); end -= line_size; __asm__ volatile ("\n\tcctl %0, L1D_IX_WB" : : "r" (end)); __asm__ volatile ("\n\tcctl %0, L1D_IX_INVAL" : : "r" (end)); end -= line_size; __asm__ volatile ("\n\tcctl %0, L1D_IX_WB" : : "r" (end)); __asm__ volatile ("\n\tcctl %0, L1D_IX_INVAL" : : "r" (end)); } while (end > 0); } void flush_dcache_range(unsigned long start, unsigned long end) { unsigned long line_size; line_size = CACHE_LINE_SIZE(DCACHE); while (end > start) { asm volatile ( "\n\tcctl %0, L1D_VA_WB" "\n\tcctl %0, L1D_VA_INVAL" : : "r" (start) ); start += line_size; } } void invalidate_dcache_range(unsigned long start, unsigned long end) { unsigned long line_size; line_size = CACHE_LINE_SIZE(DCACHE); while (end > start) { asm volatile ( "\n\tcctl %0, L1D_VA_INVAL" : : "r"(start) ); start += line_size; } } void dcache_enable(void) { asm volatile ( "mfsr $p0, $mr8\n\t" "ori $p0, $p0, 0x02\n\t" "mtsr $p0, $mr8\n\t" "isb\n\t" ); } void dcache_disable(void) { asm volatile ( "mfsr $p0, $mr8\n\t" "li $p1, ~0x02\n\t" "and $p0, $p0, $p1\n\t" "mtsr $p0, $mr8\n\t" "isb\n\t" ); } int dcache_status(void) { int ret; asm volatile ( "mfsr $p0, $mr8\n\t" "andi %0, $p0, 0x02\n\t" : "=r" (ret) : : "memory" ); return ret; } #else void dcache_wbinval_all(void) { } void flush_dcache_range(unsigned long start, unsigned long end) { } void invalidate_dcache_range(unsigned long start, unsigned long end) { } void dcache_enable(void) { } void dcache_disable(void) { } int dcache_status(void) { return 0; } #endif void flush_dcache_all(void) { dcache_wbinval_all(); } void cache_flush(void) { flush_dcache_all(); invalidate_icache_all(); } void flush_cache(unsigned long addr, unsigned long size) { flush_dcache_range(addr, addr + size); invalidate_icache_range(addr, addr + size); } |